Design of low power and high read stability 8T-SRAM memory based on the modified Gate Diffusion Input (m-GDI) in 32 nm CNTFET technology

被引:20
作者
Abiri, Ebrahim [1 ]
Darabi, Abdolreza [1 ]
机构
[1] Shiraz Univ Technol, Elect & Elect Dept, Shiraz, Iran
关键词
Carbon Nanotube Field-Effect Transistor (CNTFET); Gate-Diffusion Input (GDI) technique; Dynamic Threshold-Voltage (DT-MOSFET) technique; Stack forcing technique; P-CNTFET latch N-CNTFET access (PCLNCA); Static noise margin (SNM); N-Curve; Stability-power dissipation ratio (SPR); Power-Delay-Product (PDP); HIGH-PERFORMANCE; SRAM; 6T;
D O I
10.1016/j.mejo.2015.09.016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SRAM designing with greater storage capacity and lower power dissipation with desired stability by employing conventional CMOS technology seems to be impossible due to enhancement of short channel effect and leakage current due to increasing the number of the transistors. Up to now a lot of methods have been proposed in order to improve the performance of the logical circuits based on the CMOS technology, among of them the Gate-Diffusion Input (GDI) technique is an efficient method. In this paper the modified GDI cell (m-GDI) based on the basic GDI cell is proposed and then SRAM cell memory with 8 transistors (8T-SRAM) which uses the proposed GDI cell is presented. Due to the achieved results the stability-power dissipation ratio (SPR), the evaluation parameter in SRAM memories, is improved about 7 for 8T-SRAM which is implemented with a stack forcing method in similar carbon nanotube field-effect transistor (CNTFET) technology. Finally the 4 x 4 SRAM memory is proposed based on 1 x 1 SRAM with the help of 8T-SRAM. This memory is presented with array structures for reading and writing blocks. The simulation results reveal that the Power-Delay Product (PDP) term decreases 18% and 36% in the reading and writing cycles respectively for the stack forcing SRAM with the same array. The simulation is done with H-SPICE software in 32 nm technology under the condition of 0.9 V supply voltage, 500 MHz frequency and room temperature. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1351 / 1363
页数:13
相关论文
共 28 条
  • [1] Abiri E, 2014, IRAN CONF ELECTR ENG, P67, DOI 10.1109/IranianCEE.2014.6999505
  • [2] [Anonymous], P IEEE IND APPL SOC
  • [3] Carbon nanotubes for high-performance electronics - Progress and prospect
    Appenzeller, J.
    [J]. PROCEEDINGS OF THE IEEE, 2008, 96 (02) : 201 - 211
  • [4] Dynamic threshold-voltage MOSFET (DTMOS) for ultra-low voltage VLSI
    Assaderaghi, F
    Sinitsky, D
    Parke, SA
    Bokor, J
    Ko, PK
    Hu, CM
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (03) : 414 - 422
  • [5] Low power digital design using modified GDI method
    Balasubramanian, Padmanabhan
    John, Johince
    [J]. IEEE DTIS: 2006 INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED SYSTEMS IN NANOSCALE TECHNOLOGY, PROCEEDINGS, 2006, : 190 - 193
  • [6] Benchmarking nanotechnology for high-performance and low-power logic transistor applications
    Chau, R
    Datta, S
    Doczy, M
    Doyle, B
    Jin, J
    Kavalieros, J
    Majumdar, A
    Metz, M
    Radosavljevic, M
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (02) : 153 - 158
  • [7] Deepmala Km, 2011, 2011 3rd International Conference on Electronics Computer Technology (ICECT 2011), P381, DOI 10.1109/ICECTECH.2011.5941925
  • [8] Delgado-Frias Jose G., 2010, 2010 International Conference on Green Computing (Green Comp), P547, DOI 10.1109/GREENCOMP.2010.5598266
  • [9] DENG J, 2007, P INT SOL STAT CIRC
  • [10] Read stability and write-ability analysis of SRAM cells for nanometer technologies
    Grossar, Evelyn
    Stucchi, Michele
    Maex, Karen
    Dehaene, Wim
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (11) : 2577 - 2588