Device Exploration of NanoSheet Transistors for Sub-7-nm Technology Node

被引:210
作者
Jang, Doyoung [1 ]
Yakimets, Dmitry [1 ]
Eneman, Geert [1 ]
Schuddinck, Pieter [1 ]
Bardon, Marie Garcia [1 ]
Raghavan, Praveen [2 ]
Spessot, Alessio [3 ]
Verkest, Diederik [3 ]
Mocuta, Anda [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
[2] IMEC, Design Enabled Technol Explorat Grp, B-3001 Leuven, Belgium
[3] IMEC, INSITE Program, B-3001 Leuven, Belgium
关键词
7; nm; ballistic transport; finfet; gate-all-around; nanosheet (NSH); nanowire; scaling; CMOS; TRANSPORT; PHYSICS; MODELS;
D O I
10.1109/TED.2017.2695455
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, lateral gate-all-around nano-sheet transistors (NSH-FETs) are explored from intrinsic performance to dc and ring oscillator (RO) benchmark compared with FinFETs and nanowire transistors (NW-ETs) for sub-7-nm node. The band structure calculated technology computer aided design results show comparable intrinsic performance to FinFETs at same channel cross section. On top of that, dc and RO are evaluated by taking into account electrostatics, parasitic components, and layout configurations. The NSH-FETs show an advantage in drive current with the NSH width but their RO performance is limited by the device capacitance. The multiple narrow NSH-FET shows similar to 5% higher drive current compared to the NW-FET at similar subthreshold swing, allowing heavier capacitive loaded circuit. In addition, NSH-FETs can provide the device design freedom from aggressive fin pitch scaling.
引用
收藏
页码:2707 / 2713
页数:7
相关论文
共 27 条
[1]  
An T, 2013, 2013 18TH INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2013), P256, DOI 10.1109/SISPAD.2013.6650623
[2]  
[Anonymous], 2015, SENT BAND STRUCT US
[3]  
[Anonymous], 2015, e-Technologies and Networks for Development (ICeND), 2015 Forth International Conference on
[4]  
[Anonymous], 2015, SENT DEV US GUID K 2
[5]  
[Anonymous], 2013, TECHNICAL MANUAL BSI
[6]  
Auth C., 2012, 2012 IEEE Symposium on VLSI Technology, P131, DOI 10.1109/VLSIT.2012.6242496
[7]   Scaling theory for cylindrical, fully-depleted, surrounding-gate MOSFET's [J].
Auth, CP ;
Plummer, JD .
IEEE ELECTRON DEVICE LETTERS, 1997, 18 (02) :74-76
[8]  
Bardon M. G., 2015, INT C IC TECHNOL ICI, P1, DOI DOI 10.1109/ICICDT.2015.7165883
[9]  
Bidal G., 2009, P SIL NAN WORKSH SNW, P25
[10]  
Cho Hyunhye., 2016, Shadow prisons: immigration detention in the South, P1, DOI DOI 10.1109/VLSIT.2016.7573359