Optimization of Chemistry and Process Parameters for Void-Free Copper Electroplating of High Aspect Ratio Through-Silicon Vias for 3D Integration

被引:9
|
作者
Malta, Dean [1 ]
Gregory, Christopher [1 ]
Temple, Dorota [1 ]
Wang, Chen [2 ]
Richardson, Thomas [2 ]
Zhang, Yun [2 ]
机构
[1] RTI Int, 3040 Cornwallis Rd, Res Triangle Pk, NC 27709 USA
[2] Enthone Inc, Cookson Elect, West Haven, CT 06477 USA
关键词
D O I
10.1109/ECTC.2009.5074179
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The through-silicon via is a key element in the development of 3D integration technology for new generations of advanced electronic systems. There are several challenges associated with filling these deep, relatively large diameter vias using standard copper electroplating processes, like those common in damascene technology. This paper will summarize a process development for copper electroplating of deep silicon vias in the range of 20-200 mu m in diameter and 150-375 mu m in depth. The test vias had aspect ratios ranging from 1.3:1 to 8:1, with sidewalls which were approximately vertical. The paper will discuss copper via plating results with respect to additive component levels, current density, seed layer quality, and sample pretreatments pertaining to wetting of the vias in the plating solution.
引用
收藏
页码:1301 / +
页数:3
相关论文
共 50 条
  • [41] 3D chip-stacking technology with through-silicon vias and low-volume lead-free interconnections
    Sakuma, K.
    Andry, P. S.
    Tsang, C. K.
    Wright, S. L.
    Dang, B.
    Patel, C. S.
    Webb, B. C.
    Maria, J.
    Sprogis, E. J.
    Kang, S. K.
    Polastre, R. J.
    Horton, R. R.
    Knickerbocker, J. U.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 611 - 622
  • [42] High speed data acquisition and pre-processing system of the photodetector linear array with through-silicon vias (TSVs) 2.5D/3D integration
    Lu, H. D.
    Zhang, S. H.
    Zhang, B.
    Guo, F. M.
    Wang, M. J.
    Wang, W.
    Shen, J. H.
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 2305 - 2310
  • [43] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias (TSVs) for 3D integration
    ShunAn Zhong
    ShiWei Wang
    QianWen Chen
    YingTao Ding
    Science China Technological Sciences, 2014, 57 : 128 - 135
  • [44] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias (TSVs) for 3D integration
    Zhong ShunAn
    Wang ShiWei
    Chen QianWen
    Ding YingTao
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2014, 57 (01) : 128 - 135
  • [45] Focused ion beam time-of-flight secondary ion mass spectroscopy tomography of through-silicon vias for 3D integration
    Barnes, Jean-Paul
    Djomeni, Larissa
    Minoret, Stephane
    Mourier, Thierry
    Fabbri, Jean-Marc
    Audoit, Guillaume
    Fadloun, Sabrina
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2016, 34 (03):
  • [46] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias(TSVs) for 3D integration
    ZHONG ShunAn
    WANG ShiWei
    CHEN QianWen
    DING YingTao
    Science China(Technological Sciences), 2014, (01) : 128 - 135
  • [47] Thermal reliability analysis and optimization of polymer insulating through-silicon-vias(TSVs) for 3D integration
    ZHONG ShunAn
    WANG ShiWei
    CHEN QianWen
    DING YingTao
    Science China(Technological Sciences), 2014, 57 (01) : 128 - 135
  • [48] Bias-dependent High Frequency Characterization of Through-Silicon Via (TSV) for 3D Integration
    Sun, Xin
    Fang, Runiu
    Liu, Huan
    Miao, Min
    Jin, Yufeng
    2016 IEEE MTT-S INTERNATIONAL MICROWAVE WORKSHOP SERIES ON ADVANCED MATERIALS AND PROCESSES FOR RF AND THZ APPLICATIONS (IMWS-AMP), 2016,
  • [49] Numerical study of electromagnetic properties of the 3D through silicon via with high aspect ratio
    Chen, Song-En
    Wang, Chih-Chung
    Hsu, Hung-Wei
    Wu, Yen-Ting
    Li, Jia-Han
    METROLOGY, INSPECTION, AND PROCESS CONTROL XXXVII, 2023, 12496
  • [50] Analysis of high aspect ratio Through Silicon Via (TSV) diffusion and stress impact profile during 3D advanced integration
    Djomeni, L.
    Mourier, T.
    Minoret, S.
    Fadloun, S.
    Barnes, J-P
    Rouchon, D.
    Burgess, S.
    Price, A.
    Vandroux, L.
    Mathiot, D.
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 4, 2014, 61 (03): : 219 - 226