Optimization of Chemistry and Process Parameters for Void-Free Copper Electroplating of High Aspect Ratio Through-Silicon Vias for 3D Integration

被引:9
|
作者
Malta, Dean [1 ]
Gregory, Christopher [1 ]
Temple, Dorota [1 ]
Wang, Chen [2 ]
Richardson, Thomas [2 ]
Zhang, Yun [2 ]
机构
[1] RTI Int, 3040 Cornwallis Rd, Res Triangle Pk, NC 27709 USA
[2] Enthone Inc, Cookson Elect, West Haven, CT 06477 USA
关键词
D O I
10.1109/ECTC.2009.5074179
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The through-silicon via is a key element in the development of 3D integration technology for new generations of advanced electronic systems. There are several challenges associated with filling these deep, relatively large diameter vias using standard copper electroplating processes, like those common in damascene technology. This paper will summarize a process development for copper electroplating of deep silicon vias in the range of 20-200 mu m in diameter and 150-375 mu m in depth. The test vias had aspect ratios ranging from 1.3:1 to 8:1, with sidewalls which were approximately vertical. The paper will discuss copper via plating results with respect to additive component levels, current density, seed layer quality, and sample pretreatments pertaining to wetting of the vias in the plating solution.
引用
收藏
页码:1301 / +
页数:3
相关论文
共 50 条
  • [31] Factors affecting copper filling process within high aspect ratio deep vias for 3D chip stacking
    Kim, Bioh
    Sharbono, Charles
    Ritzdorf, Tom
    Schmauch, Dan
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 838 - +
  • [32] Optimization of innovative approaches to the shortening of filling times in 3D integrated through-silicon vias (TSVs)
    Zhang, Yazhou
    Ding, Guifu
    Wang, Hong
    Cheng, Ping
    Liu, Rui
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2015, 25 (04)
  • [33] New Front To Back-side 3D Interconnects Based High Aspect Ratio Through Silicon Vias
    Saadaoui, M.
    Wien, W.
    Zeijl, H. V.
    Schellevis, H.
    Laros, M.
    Sarro, P. M.
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 219 - +
  • [34] Bottom-up copper electroplating using transfer wafers for fabrication of high aspect-ratio through-silicon-vias
    Song, Chongshen
    Wang, Zheyao
    Liu, Litian
    MICROELECTRONIC ENGINEERING, 2010, 87 (03) : 510 - 513
  • [35] High Frequency Scanning Acoustic Microscopy Applied to 3D Integrated Process: Void Detection in Through Silicon Vias
    Phommahaxay, Alain
    De Wolf, Ingrid
    Hoffrogge, Peter
    Brand, Sebastian
    Czurratis, Peter
    Philipsen, Harold
    Civale, Yann
    Vandersmissen, Kevin
    Halder, Sandip
    Beyer, Gerald
    Swinnen, Bart
    Miller, Andy
    Beyne, Eric
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 227 - 231
  • [36] Moving Boundary Simulation and Experimental Verification of High Aspect-Ratio Through-Silicon-Vias for 3-D Integration
    Song, Chongshen
    Wang, Zheyao
    Tan, Zhimin
    Liu, Litian
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2012, 2 (01): : 23 - 31
  • [37] Effects of TSVs (through-silicon vias) on thermal performances of 3D IC integration system-in-package (SiP)
    Lau, John H.
    Yue, Tang Gong
    MICROELECTRONICS RELIABILITY, 2012, 52 (11) : 2660 - 2669
  • [38] Towards void-free copper filling of low-aspect-ratio heat dissipation through holes in packaging substrate with high H2SO4 concentration electroplating system
    Wang, Zhe
    Su, Pengfei
    Peng, Yang
    Chen, Mingxiang
    Wang, Qing
    JOURNAL OF INDUSTRIAL AND ENGINEERING CHEMISTRY, 2025, 142 : 272 - 281
  • [39] Charge-Trap-Free Polymer-Liner Through-Silicon Vias for Reliability Improvement of 3D ICs
    Kino, Hisashi
    Lee, Sungho
    Sugawara, Yohei
    Fukushima, Takafumi
    Tanaka, Tetsu
    2018 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE (IITC), 2018, : 135 - 137
  • [40] Bottom-Up Cu Filling of High-Aspect-Ratio through-Diamond vias for 3D Integration in Thermal Management
    Zhao, Kechen
    Zhao, Jiwen
    Wei, Xiaoyun
    Guan, Xiaoyu
    Deng, Chaojun
    Dai, Bing
    Zhu, Jiaqi
    MICROMACHINES, 2023, 14 (02)