Optimization of Chemistry and Process Parameters for Void-Free Copper Electroplating of High Aspect Ratio Through-Silicon Vias for 3D Integration

被引:9
|
作者
Malta, Dean [1 ]
Gregory, Christopher [1 ]
Temple, Dorota [1 ]
Wang, Chen [2 ]
Richardson, Thomas [2 ]
Zhang, Yun [2 ]
机构
[1] RTI Int, 3040 Cornwallis Rd, Res Triangle Pk, NC 27709 USA
[2] Enthone Inc, Cookson Elect, West Haven, CT 06477 USA
关键词
D O I
10.1109/ECTC.2009.5074179
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The through-silicon via is a key element in the development of 3D integration technology for new generations of advanced electronic systems. There are several challenges associated with filling these deep, relatively large diameter vias using standard copper electroplating processes, like those common in damascene technology. This paper will summarize a process development for copper electroplating of deep silicon vias in the range of 20-200 mu m in diameter and 150-375 mu m in depth. The test vias had aspect ratios ranging from 1.3:1 to 8:1, with sidewalls which were approximately vertical. The paper will discuss copper via plating results with respect to additive component levels, current density, seed layer quality, and sample pretreatments pertaining to wetting of the vias in the plating solution.
引用
收藏
页码:1301 / +
页数:3
相关论文
共 50 条
  • [21] Process Development and Optimization for High-Aspect Ratio Through-Silicon Via (TSV) Etch
    Gopalakrishnan, Kumarapuram
    Peddaiahgari, Anurag
    Smith, Daniel
    Zhang, Dingyou
    England, Luke
    2016 27TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2016, : 460 - 465
  • [22] Full 300 mm Electrical Characterization of 3D Integration Using High Aspect Ratio (10:1) Mid-Process Through Silicon Vias
    Gaillard, F.
    Mourier, T.
    Religieux, L.
    Bouchu, D.
    Ribiere, C.
    Minoret, S.
    Gottardi, M.
    Romero, G.
    Mevellec, V.
    Aumont, C.
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [23] Reliability testing of through-silicon vias for high-current 3D applications
    Wright, Steven L.
    Andry, Paul S.
    Sprogis, Edmund
    Dang, Bing
    Polastre, Robert J.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 879 - +
  • [24] Effect of improved wettability of silicon-based materials with electrolyte for void free copper deposition in high aspect ratio through-vias
    Dixit, Pradeep
    Chen, Xiaofeng
    Miao, Jianmin
    Preisser, Robeit
    THIN SOLID FILMS, 2008, 516 (16) : 5194 - 5200
  • [25] Development of void-free focused ion beam-assisted metal deposition process for subhalf-micrometer high aspect ratio vias
    Ray, V
    Antoniou, N
    Bassom, N
    Krechmer, A
    Saxonis, A
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2003, 21 (06): : 2715 - 2719
  • [26] ROLE OF PROCESS GASES IN MAKING TAPERED THROUGH-SILICON VIAS FOR 3D MEMS PACKAGING
    Dixit, Pradeep
    Vahanen, Sami
    Salonen, Jaakko
    Monnoyer, Philippe
    2012 7TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2012,
  • [27] CMOS-compatible through silicon vias for 3D process integration
    Tsang, Cornelia K.
    Andry, Paul S.
    Sprogis, Edmund J.
    Patel, Chirag S.
    Webb, Bucknell C.
    Manzer, Dennis G.
    Knickerbocker, John U.
    ENABLING TECHNOLOGIES FOR 3-D INTEGRATION, 2007, 970 : 145 - +
  • [28] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Backes, Benjamin
    McDonough, Colin
    Smith, Larry
    Wang, Wei
    Geer, Robert E.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (01): : 53 - 62
  • [29] Effects of Copper Plasticity on the Induction of Stress in Silicon from Copper Through-Silicon Vias (TSVs) for 3D Integrated Circuits
    Benjamin Backes
    Colin McDonough
    Larry Smith
    Wei Wang
    Robert E. Geer
    Journal of Electronic Testing, 2012, 28 : 53 - 62
  • [30] Study of the protrusion of through-silicon vias in dual annealing-CMP processes for 3D integration
    Liu, Tianjian
    Wang, Shizhao
    Dong, Fang
    Xi, Yang
    Zhang, Yunpeng
    He, Tao
    Sun, Xiang
    Liu, Sheng
    MICROSYSTEMS & NANOENGINEERING, 2025, 11 (01):