Optimization of Chemistry and Process Parameters for Void-Free Copper Electroplating of High Aspect Ratio Through-Silicon Vias for 3D Integration

被引:9
|
作者
Malta, Dean [1 ]
Gregory, Christopher [1 ]
Temple, Dorota [1 ]
Wang, Chen [2 ]
Richardson, Thomas [2 ]
Zhang, Yun [2 ]
机构
[1] RTI Int, 3040 Cornwallis Rd, Res Triangle Pk, NC 27709 USA
[2] Enthone Inc, Cookson Elect, West Haven, CT 06477 USA
关键词
D O I
10.1109/ECTC.2009.5074179
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The through-silicon via is a key element in the development of 3D integration technology for new generations of advanced electronic systems. There are several challenges associated with filling these deep, relatively large diameter vias using standard copper electroplating processes, like those common in damascene technology. This paper will summarize a process development for copper electroplating of deep silicon vias in the range of 20-200 mu m in diameter and 150-375 mu m in depth. The test vias had aspect ratios ranging from 1.3:1 to 8:1, with sidewalls which were approximately vertical. The paper will discuss copper via plating results with respect to additive component levels, current density, seed layer quality, and sample pretreatments pertaining to wetting of the vias in the plating solution.
引用
收藏
页码:1301 / +
页数:3
相关论文
共 50 条
  • [1] Void-free Copper Electrodeposition in High Aspect Ratio, Full Wafer Thickness Through-Silicon Vias with Endpoint Detection
    Schmitt, Rebecca P.
    Menk, Lyle A.
    Baca, Ehren
    Bower, John Eric
    Romero, Joseph A.
    Jordan, Matthew B.
    Jackson, Nathan
    Hollowell, Andrew E.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2020, 167 (16)
  • [2] High aspect ratio copper through-silicon-vias for 3D integration
    Song, Chongshen
    Wang, Zheyao
    Chen, Qianwen
    Cai, Jian
    Liu, Litian
    MICROELECTRONIC ENGINEERING, 2008, 85 (10) : 1952 - 1956
  • [3] High-aspect ratio through-silicon vias for the integration of microfluidic cooling with 3D microsystems
    Oh, Hanju
    Gu, Ja Myung
    Hong, Sang Jeen
    May, Gary S.
    Bakir, Muhannad S.
    MICROELECTRONIC ENGINEERING, 2015, 142 : 30 - 35
  • [4] Fabrication and Optimization of High Aspect Ratio Through-Silicon-Vias Electroplating for 3D Inductor
    Li, Haiwang
    Liu, Jiasi
    Xu, Tiantong
    Xia, Jingchao
    Tan, Xiao
    Tao, Zhi
    MICROMACHINES, 2018, 9 (10):
  • [5] Enhancing the Wettability of High Aspect-Ratio Through-Silicon Vias Lined with LPCVD Silicon Nitride or PE-ALD Titanium Nitride for Void-Free Bottom-Up Copper Electroplating
    Saadaoui, Mohamed
    van Zeijl, Henk
    Wien, Wilhelmus H. A.
    Pham, Hoa T. M.
    Kwakernaak, Cees
    Knoops, Harm C. M.
    Kessels, Wilhelmus M. M. 'Erwin'
    van de Sanden, Richard M. C. M.
    Voogt, Frans C.
    Roozeboom, Fred
    Sarro, Pasqualina M.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2011, 1 (11): : 1728 - 1738
  • [6] Fabrication and Electrical Characterization of High Aspect Ratio Through-Silicon Vias with Polyimide Liner for 3D Integration
    Chen, Xuyan
    Chen, Zhiming
    Xiao, Lei
    Hao, Yigang
    Wang, Han
    Ding, Yingtao
    Zhang, Ziyue
    MICROMACHINES, 2022, 13 (07)
  • [7] Superconducting High-Aspect Ratio Through-Silicon Vias With DC-Sputtered Al for Quantum 3D Integration
    Alfaro-Barrantes, J. A.
    Mastrangeli, M.
    Thoen, D. J.
    Visser, S.
    Bueno, J.
    Baselmans, J. J. A.
    Sarro, P. M.
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (07) : 1114 - 1117
  • [8] Inspection and metrology for through-silicon vias and 3D integration
    Rudack, Andrew C.
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVI, PTS 1 AND 2, 2012, 8324
  • [9] A New Prewetting Process of Through Silicon Vias (TSV) Electroplating for 3D Integration
    Li, Cao
    Nie, Jun
    Zou, Jinglong
    Liu, Sheng
    Zheng, Huai
    Fei, Peng
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2019, 28 (03) : 447 - 452
  • [10] DEFECT-FREE ELECTROPLATING OF HIGH ASPECT RATIO THROUGH SILICON VIAS: ROLE OF SIZE AND ASPECT RATIO
    Joshi, C. A.
    Ramanarayan, H.
    Khoo, K. H.
    Jin, H.
    Quek, S. S.
    Wu, D. T.
    Sridhar, N.
    Bharathi, M. S.
    2019 INTERNATIONAL WAFER LEVEL PACKAGING CONFERENCE (IWLPC), 2019,