ReSPIR: A Response Surface-Based Pareto Iterative Refinement for Application-Specific Design Space Exploration

被引:91
作者
Palermo, Gianluca [1 ]
Silvano, Cristina [1 ]
Zaccaria, Vittorio [1 ]
机构
[1] Politecn Milan, Dipartimento Elettron & Informaz, I-20133 Milan, Italy
关键词
Application-specific processors; chip multiprocessors; design space exploration;
D O I
10.1109/TCAD.2009.2028681
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Application-specific multiprocessor systems-on-chip (MPSoCs) are usually designed by using a platform-based approach, where a wide range of customizable parameters can be tuned to find the best tradeoff in terms of the selected figures of merit (such as energy, delay, and area). This optimization phase is called design space exploration (DSE), and it usually consists of a multiobjective optimization problem with multiple constraints. So far, several heuristic techniques have been proposed to address the DSE problem for MPSoC, but they are not efficient enough for managing the application-specific constraints and for identifying the Pareto front. In this paper, an efficient DSE methodology for application-specific MPSoC is proposed. The methodology is efficient in the sense that it is capable of finding a set of good candidate architecture configurations by minimizing the number of simulations to be executed. The methodology combines the design of experiments (DoEs) and response surface modeling (RSM) techniques for managing system-level constraints. First, the DoE phase generates an initial plan of experiments used to create a coarse view of the target design space to be explored by simulations. Then, a set of RSM techniques is used to refine the simulation-based exploration by exploiting the application-specific constraints to identify the maximum number of feasible solutions. To trade off the accuracy and efficiency of the proposed techniques, a set of experimental results for the customization of a symmetric shared-memory on-chip multiprocessor with actual workloads has been reported in this paper.
引用
收藏
页码:1816 / 1829
页数:14
相关论文
共 40 条
[1]  
[Anonymous], 2003, QUAL ENG
[2]  
[Anonymous], J EMBED COMPUT
[3]  
[Anonymous], SPEC CPU2006
[4]  
[Anonymous], 1979, MULTIPLE OBJECTIVE D
[5]   Efficient design space exploration for application specific systems-on-a-chip [J].
Ascia, Giuseppe ;
Catania, Vincenzo ;
Di Nuovo, Alessandro G. ;
Palesi, Maurizio ;
Patti, Davide .
JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (10) :733-750
[6]   Efficient evaluation of multifactor dependent system performance using fractional factorial design [J].
Berling, T ;
Runeson, P .
IEEE TRANSACTIONS ON SOFTWARE ENGINEERING, 2003, 29 (09) :769-781
[7]  
Bishop Christopher M., 2002, Neural networks for pattern recognition
[8]  
Brooks D, 2000, PROCEEDING OF THE 27TH INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, P83, DOI 10.1109/ISCA.2000.854380
[9]  
Culler D., 1998, PARALLEL COMPUTER AR
[10]  
Deb K., 2000, Parallel Problem Solving from Nature PPSN VI. 6th International Conference. Proceedings (Lecture Notes in Computer Science Vol.1917), P849