Line Reduction in Reversible Circuits using KFDDs

被引:0
|
作者
Law, Jayati J. [1 ]
Rice, Jacqueline E. [1 ]
机构
[1] Univ Lethbridge, Dept Math & Comp Sci, Lethbridge, AB T1K 3M4, Canada
关键词
Kronecker Functional Decision Diagrams (KFDDs); reversible logic; Boolean function; logic synthesis; line reduction;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Reversible computing has been theoretically shown to be an efficient approach over conventional computing. This is due to the property of virtually zero power dissipation in reversible circuits. A major concern in reversible circuits is the number of circuit lines which corresponds with qubits. Qubits are a limited resource. There are various reversible logic synthesis algorithms which require a significant number of additional constant lines. In this paper we explore the line reduction problem using a synthesis approach based on decision diagrams. We have added a sub-circuit for a positive Davio node structure to the existing node structures given in [1] with a shared node ordering in OKFDDs. OKFDDs are a combination of OBDDs and OFDDs, thus exhibiting the advantages of both. Our approach shows that the number of circuit lines and quantum cost can be reduced using OKFDDs with our new sub-circuit and shared node ordering.
引用
收藏
页码:113 / 118
页数:6
相关论文
共 50 条
  • [21] Reduction in energy consumption by bootstrapped nMOS switches in reversible adiabatic CMOS circuits
    Seoul Natl Univ, Seoul, Korea, Republic of
    IEE Proc Circuits Devices Syst, 6 (327-333):
  • [22] Novel design of reversible latches using feynman gate and implementation of reversible combinational circuits
    Asthana A.
    Kumar A.
    Sharan P.
    International Journal of Information Technology, 2022, 14 (6) : 2903 - 2915
  • [23] Reduction in energy consumption by bootstrapped nMOS switches in reversible adiabatic CMOS circuits
    Lim, J
    Kim, DG
    Chae, SI
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (06): : 327 - 333
  • [24] Debugging reversible circuits
    Wille, Robert
    Grosse, Daniel
    Frehse, Stefan
    Dueck, Gerhard W.
    Drechsler, Rolf
    INTEGRATION-THE VLSI JOURNAL, 2011, 44 (01) : 51 - 61
  • [25] Design of Parity Preserving Combinational circuits using Reversible Gate
    Sasamal, Trailokya Nath
    Mohan, Anand
    Singh, Ashutosh Kumar
    PROCEEDINGS ON 2016 2ND INTERNATIONAL CONFERENCE ON NEXT GENERATION COMPUTING TECHNOLOGIES (NGCT), 2016, : 631 - 638
  • [26] Optimization of LNN Reversible Circuits Using an Analytic Sifting Method
    Lukac, Martin
    Kerntopf, Pawel
    Kameyama, Michitaka
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (09)
  • [27] Testable Design of Reversible Circuits Using Parity Preserving Gates
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    IEEE DESIGN & TEST, 2018, 35 (04) : 56 - 64
  • [28] Realization Of Ternary Reversible Circuits Using Improved Gate Library
    Rani, P. Mercy Nesa
    Kole, Abhoy
    Datta, Kamalika
    Chakrabarty, Alok
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING AND COMMUNICATIONS, 2016, 93 : 153 - 160
  • [29] Synthesis of Reversible Circuits Using Conventional Hardware Description Languages
    Alwardi, Zaid
    Wille, Robert
    Drechsler, Rolf
    2018 IEEE 48TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2018), 2018, : 97 - 102
  • [30] Reversible circuits with testability using quantum controlled NOT and swap gates
    Gaur, Hari Mohan
    Singh, Ashutosh Kumar
    Ghanekar, Umesh
    INDIAN JOURNAL OF PURE & APPLIED PHYSICS, 2018, 56 (07) : 529 - 532