A Double-Tail Sense Amplifier for Low-Voltage SRAM in 28nm Technology

被引:0
|
作者
Chiu, Pi-Feng [1 ]
Zimmer, Brian [1 ]
Nikolic, Borivoje [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A double-tail sense amplifier (DTSA) is designed as a drop-in replacement for a conventional SRAM sense amplifier (SA), to enable a robust read operation at low voltages. A pre-amplification stage helps reduce the offset voltage of the sense amplifier by magnifying the input of the regeneration stage. The self-timed regenerative latch simplifies the timing logic so the DTSA can replace the SA with no area overhead. A test chip in 28nm technology achieves 56% error rate reduction at 0.44V. The proposed scheme achieves 50mV of VDDmin reduction compared to commercial SRAM with a faster timing option that demonstrates a smaller bitline swing.
引用
收藏
页码:181 / 184
页数:4
相关论文
共 50 条
  • [41] High speed sense amplifier circuit for low-voltage SONOS memory systems
    Yang, GJ
    Pan, LY
    Wu, D
    Zhu, J
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 195 - 198
  • [42] Low-voltage DRAM sensing scheme with offset-cancellation sense amplifier
    Hong, S
    Kim, E
    Wee, JK
    Lee, S
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (10) : 1356 - 1360
  • [43] A Digital Dynamic Write Margin Sensor for Low Power Read/Write Operations in 28nm SRAM
    Beshay, Peter
    Calhoun, Benton H.
    Chandra, Vikas
    Aitken, Rob
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 307 - 310
  • [44] A low-voltage sense amplifier for high-performance embedded flash memory
    Liu Jiang
    Wang Xueqiang
    Wang Qin
    Wu Dong
    Zhang Zhigang
    Pan Liyang
    Liu Ming
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (10)
  • [45] A new low-voltage and high-speed sense amplifier for flash memory
    郭家荣
    冉峰
    半导体学报, 2011, 32 (12) : 107 - 111
  • [46] A low-voltage sense amplifier for high-performance embedded flash memory
    柳江
    王雪强
    王琴
    伍冬
    张志刚
    潘立阳
    刘明
    半导体学报, 2010, 31 (10) : 74 - 78
  • [47] 280mV Sense Amplifier Designed in 28nm UTBB FD-SOI Technology Using Back-Biasing Control
    Feki, Anis
    Turgis, David
    Lafont, Jean Christophe
    Allard, Bruno
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [48] The Design and Optimization of Low-Voltage Pseudo Differential Pair Operational Transconductance Amplifier in 130 nm CMOS Technology
    Shahroury, Fadi R.
    Riad, Ishraq
    2016 UKSIM-AMSS 18TH INTERNATIONAL CONFERENCE ON COMPUTER MODELLING AND SIMULATION (UKSIM), 2016, : 361 - 365
  • [49] NOVEL CMOS SRAM VOLTAGE LATCHED SENSE AMPLIFIERS DESIGN BASED ON 65 nm TECHNOLOGY
    Wei, Zikui
    Peng, Xiaohong
    Wang, Jinhui
    Yin, Haibin
    Gong, Na
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [50] A Low-Voltage 6T Dual-Port Configured SRAM with Wordline Boost in 28 nm FD-SOI
    Nouripayam, Masoud
    Rodrigues, Joachim
    Luo, Xiao
    Johansson, Tom
    Mohammadi, Babak
    ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 459 - 462