A Double-Tail Sense Amplifier for Low-Voltage SRAM in 28nm Technology

被引:0
|
作者
Chiu, Pi-Feng [1 ]
Zimmer, Brian [1 ]
Nikolic, Borivoje [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A double-tail sense amplifier (DTSA) is designed as a drop-in replacement for a conventional SRAM sense amplifier (SA), to enable a robust read operation at low voltages. A pre-amplification stage helps reduce the offset voltage of the sense amplifier by magnifying the input of the regeneration stage. The self-timed regenerative latch simplifies the timing logic so the DTSA can replace the SA with no area overhead. A test chip in 28nm technology achieves 56% error rate reduction at 0.44V. The proposed scheme achieves 50mV of VDDmin reduction compared to commercial SRAM with a faster timing option that demonstrates a smaller bitline swing.
引用
收藏
页码:181 / 184
页数:4
相关论文
共 50 条
  • [31] A Layout Strategy for Low-Power Voltage Level Shifters in 28nm UTBB FDSOI Technology
    Corsonello, P.
    Frustaci, F.
    Perri, S.
    2015 AEIT INTERNATIONAL ANNUAL CONFERENCE (AEIT), 2015,
  • [32] Low-Voltage Bulk-Driven Variable Gain Amplifier in 130 nm CMOS Technology
    Arbet, Daniel
    Kovac, Martin
    Nagy, Lukas
    Stopjakova, Viera
    Brenkus, Juraj
    2016 IEEE 19TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2016, : 40 - 45
  • [33] Verification of E-Beam Direct Write integration into 28nm BEOL SRAM technology
    Hohle, Christoph
    Choi, Kang-Hoon
    Gutsch, Manuela
    Hanisch, Norbert
    Seidel, Robert
    Steidel, Katja
    Thrun, Xaver
    Werner, Thomas
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES VII, 2015, 9423
  • [34] An Ultra-Low-Power Low-Voltage Two Stage CMOS Operational Amplifier in 45 nm Technology
    Gupta, Pragati
    Khandelwal, Saurabh
    Akashe, Shyam
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2015, 10 (03) : 327 - 332
  • [35] High Speed Sense Amplifier with Efficient Pre-charge Scheme for PCM in the 28nm Process
    Zhang, Qi
    Chen, Houpeng
    Fan, Xi
    Lei, Yu
    Hu, Jiajun
    Li, Xiaoyun
    Wang, Qian
    Song, Zhitang
    2016 INTERNATIONAL WORKSHOP ON INFORMATION DATA STORAGE AND TENTH INTERNATIONAL SYMPOSIUM ON OPTICAL STORAGE, 2016, 9818
  • [36] A Reconfigurable Sense Amplifier with Auto-Zero Calibration and Pre-Amplification in 28nm CMOS
    Giridhar, Bharan
    Pinckney, Nathaniel
    Sylvester, Dennis
    Blaauw, David
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 242 - +
  • [37] A low-voltage sense amplifier with two-stage operational amplifier clamping for flash memory
    Jiarong Guo
    Journal of Semiconductors, 2017, 38 (04) : 87 - 91
  • [38] A Low-Power Double-Tail fT-Doubler Comparator in 65-nm CMOS
    Anand, A.
    Qi, Y.
    Lavasani, H. M.
    2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 853 - 856
  • [39] A Novel Design of 28 nm Latch Type Sense Amplifier for Differential Voltage Enhancement
    Zhang, Yiping
    Wang, Ziou
    Zhu, Canyan
    Zhang, Lijun
    IETE JOURNAL OF RESEARCH, 2023, 69 (02) : 1109 - 1116
  • [40] A new low-voltage and high-speed sense amplifier for flash memory
    Guo Jiarong
    Ran Feng
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (12)