A CMOS frequency synthesizer with an injection-locked frequency divider for a 5-GHz wireless LAN receiver

被引:145
作者
Rategh, HR [1 ]
Samavati, H [1 ]
Lee, TH [1 ]
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
关键词
CMOS RF circuits; frequency synthesizers; injection-locked frequency dividers; wireless LAN;
D O I
10.1109/4.841507
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated 5-GHz phase-locked loop (PLL) based frequency synthesizer is designed in a 0.24 mu m CMOS technology, The power consumption of the synthesizer is significantly reduced by using a tracking injection-locked frequency divider (ILFD) as the first frequency divider in the PLL feedback loop. On-chip spiral inductors with patterned ground shields are also optimized to reduce the VCO and ILFD power consumption and to maximize the locking range of the ILFD, The synthesizer consumes 25 mW of power of which only 3.8 mW is consumed by the VCO and the ILFD combined. The PLL has a bandwidth of 280 kHz and a phase noise of -101 dBc/Hz at 1 MHz offset frequency. The spurious sidebands at the center of adjacent channels are less than -54 dBc.
引用
收藏
页码:780 / 787
页数:8
相关论文
共 15 条
[1]   A 2-GHz, 6-mW BICMOS frequency synthesizer [J].
Aytur, TS ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) :1457-1462
[2]  
CRANINCKX J, 1998, IEEE INT SOL STAT CI, P372
[3]  
del Mar Hershenson M., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P994, DOI 10.1109/DAC.1999.782241
[4]   A 27-mW CMOS fractional-N synthesizer using digital compensation for 2.5-Mb/s GFSK modulation [J].
Perrott, MH ;
Tewksbury, TL ;
Sodini, CG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (12) :2048-2060
[5]   Design of high-Q varactors for low-power wireless applications using a standard CMOS process [J].
Porret, AS ;
Melly, T ;
Enz, CC .
PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, :641-644
[6]   Superharmonic injection-locked frequency dividers [J].
Rategh, HR ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (06) :813-821
[7]  
RATEGH HR, 1999, CUT INT CIRC C MAY, P517
[8]   DESIGN OF HIGH-SPEED, LOW-POWER FREQUENCY-DIVIDERS AND PHASE-LOCKED LOOPS IN DEEP-SUBMICRON CMOS [J].
RAZAVI, B ;
LEE, KF ;
YAN, RH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (02) :101-109
[9]  
SAMAVATI H, 2000, IEEE J SOLID STATE C, V35, pR30
[10]   A 115-mW, 0.5-μm CMOS GPS receiver with wide dynamic range active filters [J].
Shaeffer, DK ;
Shahani, AR ;
Mohan, SS ;
Samavati, H ;
Rategh, HR ;
Hershenson, MD ;
Xu, M ;
Yue, CP ;
Eddleman, DJ ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) :2219-2231