Performance Enhancement of a Hybrid 1-bit Full Adder Circuit

被引:0
作者
Chauhan, Sugandha [1 ]
Sharma, Tripti [1 ]
机构
[1] Chandigarh Univ, Dept ECE, Gharuan, Punjab, India
来源
PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016) | 2016年
关键词
Hybrid Full Adder; Power Consumption; Delay and PDP;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Full adder is a crucial requirement for designing many types of processors like microprocessors, digital signal processors, image processing and various VLSI applications etc. In most of the design adder connected on most critical path of the circuit which affects the overall performance of the system. This paper proposes modified hybrid full adder circuit that enhances the performance in terms of power consumption at various voltages, temperature and operating frequency. It also improves noise immunity by 2-5% than its peer design. All simulations have been performed at 45nm process technology on Tanner EDA tool.
引用
收藏
页数:4
相关论文
共 32 条
  • [21] Comparative Study of Full Adder Circuit with 32nm MOSFET, DG-FinFET and CNTFET
    Huq, S. M. Ishraqul
    Nafreen, Maskura
    Rahman, Tasnim
    Bhadra, Sushovan
    2017 4TH INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2017, : 38 - 43
  • [22] Optimized vedic multiplier using low power 13T hybrid full adder
    Jhamb, Mansi
    Kumar, Manoj
    JOURNAL OF INFORMATION & OPTIMIZATION SCIENCES, 2023, 44 (04) : 675 - 687
  • [23] A New Low-Power Hybrid Full Adder Using CCGDI Technique for a Portable MAC Unit
    Mukherjee, Biswarup
    IETE JOURNAL OF RESEARCH, 2025,
  • [24] Design and Power Analysis of New Coplanar One-Bit Full-Adder Cell in Quantum-Dot Cellular Automata
    Danehdaran, Fahimeh
    Khosroshahy, Milad Bagherian
    Navi, Keivan
    Bagherzadeh, Nader
    JOURNAL OF LOW POWER ELECTRONICS, 2018, 14 (01) : 38 - 48
  • [25] Configuring a Hybrid Full Adder Using Strained-Si Channel DG JLT with Work Function Modulation
    Pokhrel, Tika Ram
    Kandpal, Jyoti
    Majumder, Alak
    SILICON, 2023, 15 (10) : 4513 - 4519
  • [26] Configuring a Hybrid Full Adder Using Strained-Si Channel DG JLT with Work Function Modulation
    Tika Ram Pokhrel
    Jyoti Kandpal
    Alak Majumder
    Silicon, 2023, 15 : 4513 - 4519
  • [27] DESIGN AND PERFORMANCE ANALYSIS OF FULL ADDER USING 6-T XOR-XNOR CELL
    Rao, K. Srinivasa
    Aditya, Marupaka
    Raja, B. S. D. Karthik
    Manisai, CH.
    Reddy, M. Tharun Sai
    Sravani, K. Girija
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2022, 35 (02) : 187 - 198
  • [28] 1-Bit FinFET Carry Cells for Low Voltage High-Speed Digital Signal Processing Applications
    Pittala, Chandra Shaker
    Vijay, Vallabhuni
    Reddy, B. Naresh Kumar
    SILICON, 2023, 15 (02) : 713 - 724
  • [29] A comprehensive analysis of ultra low power GNRFET based 20T hybrid full adder for computing applications
    Arora, Sneha
    Tripathi, Suman Lata
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [30] Design of High performance and Low Power 16T Full Adder Cell for Sub-threshold Technology
    Pakniyat, Ebrahim
    Talebiyan, Seyyed Reza
    Morad, Milad Jalalian Abbasi
    SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, : 79 - 85