Performance Enhancement of a Hybrid 1-bit Full Adder Circuit

被引:0
|
作者
Chauhan, Sugandha [1 ]
Sharma, Tripti [1 ]
机构
[1] Chandigarh Univ, Dept ECE, Gharuan, Punjab, India
来源
PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016) | 2016年
关键词
Hybrid Full Adder; Power Consumption; Delay and PDP;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Full adder is a crucial requirement for designing many types of processors like microprocessors, digital signal processors, image processing and various VLSI applications etc. In most of the design adder connected on most critical path of the circuit which affects the overall performance of the system. This paper proposes modified hybrid full adder circuit that enhances the performance in terms of power consumption at various voltages, temperature and operating frequency. It also improves noise immunity by 2-5% than its peer design. All simulations have been performed at 45nm process technology on Tanner EDA tool.
引用
收藏
页数:4
相关论文
共 32 条
  • [1] Performance Evaluation of Efficient Low Power 1-bit Hybrid Full Adder
    Upadhyay, Rahul Mani
    Chauhan, R. K.
    Kumar, Manish
    ADCAIJ-ADVANCES IN DISTRIBUTED COMPUTING AND ARTIFICIAL INTELLIGENCE JOURNAL, 2022, 11 (04): : 475 - 488
  • [2] A 4-bit CMOS Full Adder of 1-bit Hybrid 13T Adder With A New SUM Circuit
    Jie, Lee Shing
    Ruslan, Siti Hawa
    PROCEEDINGS OF THE 14TH IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT (SCORED), 2016,
  • [3] HIGH SPEED AREA EFFICIENT 1-BIT HYBRID FULL ADDER
    Kumar, Sachin
    Kumar, Aman
    Bansal, Puneet
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 682 - 686
  • [4] Performance Analysis of 1-Bit Full Adder using Different Design Techniques
    Sreelatha, P.
    Lakshmi, P. Koti
    Rao, Rameshwar
    2017 2ND IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2017, : 2262 - 2266
  • [5] Low Power Noise Tolerant Domino 1-Bit Full Adder
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ENERGY CONVERSION TECHNOLOGIES (ICAECT): INTELLIGENT ENERGY MANAGEMENT: TECHNOLOGIES AND CHALLENGES, 2014, : 125 - 129
  • [6] SDTSPC-technique for low power noise aware 1-bit full adder
    Preeti Verma
    Ajay K. Sharma
    Arti Noor
    Vinay S. Pandey
    Analog Integrated Circuits and Signal Processing, 2017, 92 : 303 - 314
  • [7] Design of a 1-Bit Full Adder for the Reduction of Power and PDP Using Pass Transistors
    Bhatnagar, Deepak
    Arif, Mohammad
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2013, 8 (01): : 59 - 64
  • [8] SDTSPC-technique for low power noise aware 1-bit full adder
    Verma, Preeti
    Sharma, Ajay K.
    Noor, Arti
    Pandey, Vinay S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 303 - 314
  • [9] Memristor Based Full Adder Circuit for Better Performance
    Muhammad Khalid
    Sana Mukhtar
    Mohammad Jawaid Siddique
    Sumair Faisal Ahmed
    Transactions on Electrical and Electronic Materials, 2019, 20 : 403 - 410
  • [10] Memristor Based Full Adder Circuit for Better Performance
    Khalid, Muhammad
    Mukhtar, Sana
    Siddique, Mohammad Jawaid
    Ahmed, Sumair Faisal
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2019, 20 (05) : 403 - 410