Extended TSPC structures with double input/output data throughput for gigahertz CMOS circuit design

被引:10
作者
Navarro, SJ [1 ]
Van Noije, WAM [1 ]
机构
[1] Univ Fed Sao Paulo, EPUSP, Dept Elect Syst, Sao Paulo, Brazil
基金
巴西圣保罗研究基金会;
关键词
CMOS; digital high-speed design; dual-modulus prescaler; low power; true-single-phase-clock (TSPC);
D O I
10.1109/TVLSI.2002.1043333
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
New structures to be applied with the extended true-single-phase-clock (E-TSPC) CMOS circuit technique, an extension of the traditional true-single-phase-clock (TSPC) [1], [2], are presented. These structures, formed by the connection of proper data paths, allow circuits to handle data with rates that are twice the clock rate. Examples of circuits employing such structures are shortly reported and to illustrate more complex applications, the design of a dual-modulus prescaler (divide by 128/129) in a 0.8 mum CMOS process is fully depicted. This prescaler, according to simulations, reaches a maximum 2.19-GHz operation rate at 5 V with a 46 mW power consumption. This new approach is also compared with a previous design (implemented with the E-TSPC technique and attaining a 1.59 GHz operation rate) and with other recently published circuits.
引用
收藏
页码:301 / 308
页数:8
相关论文
共 17 条
[1]  
AFGHAHI M, 1998, IEEE J SOLID-ST CIRC, V26, P1168
[2]  
CHANDRAKASAN A, 1996, LOW POWER DIGITAL CM
[3]   A 1.2 GHz CMOS dual-modulus prescaler using new dynamic D-type flip-flops [J].
Chang, BS ;
Park, JB ;
Kim, WC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (05) :749-752
[4]   A 1.75-GHz/3-V dual-modulus divide-by-128/129 prescaler in 0.7-mu m CMOS [J].
Craninckx, J ;
Steyaert, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) :890-897
[5]  
GONCALVES NF, 1984, THESIS KATHOLIEKE U
[6]  
HUANG Q, 1993, P IEEE ISCAS CHIC IL, P2118
[7]   HIGH-SPEED COMPACT CIRCUITS WITH CMOS [J].
KRAMBECK, RH ;
LEE, CM ;
LAW, HFS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (03) :614-619
[8]  
LARSSON P, 1995, IEEE INT SYMP CIRC S, P941, DOI 10.1109/ISCAS.1995.519920
[9]   Design of an 8:1 MUX at 1.7 Gbit/s in 0.8μm CMOS technology [J].
Navarro, J ;
Van Noije, WAM .
PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, :103-107
[10]  
NAVARRO J, 1998, THESIS U SAO PAULO S