Nonlinear Thermal Stress/Strain Analyses of Copper Filled TSV (Through Silicon Via) and Their Flip-Chip Microbumps

被引:181
作者
Selvanayagam, Cheryl S. [1 ]
Lau, John H. [1 ]
Zhang, Xiaowu [1 ]
Seah, S. K. W. [1 ]
Vaidyanathan, Kripesh [1 ]
Chai, T. C. [1 ]
机构
[1] ASTAR, Inst Microelect, Singapore 117685, Singapore
来源
IEEE TRANSACTIONS ON ADVANCED PACKAGING | 2009年 / 32卷 / 04期
关键词
Copper; modeling; strain; stress;
D O I
10.1109/TADVP.2009.2021661
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Most TSVs are filled with copper; siliconpoly and tungsten are the alternatives. The coefficient of thermal expansion (CTE) of copper (similar to 17.5 x 10(-6)/degrees C) is a few times higher than that of silicon (similar to 2.5 x 10(-6)/degrees C). Thus, when the copper filled through silicon via (TSV) is subjected to temperature loadings, there is a very large local thermal expansion mismatch between the copper and the silicon/dielectric (e.g., SiO2), which will create very large stresses and strains at the interfaces between the copper and the silicon and between the copper and the dielectric. These stresses/strains can be high enough to introduce delamination between the interfaces. In this paper, the nonlinear thermal stresses and strains at the interfaces between the copper, silicon, and dielectric have been determined for a wide-range of aspect ratios (of the silicon thickness and the TSV diameter). One of the major applications of TSV is as an interposer. Because of Moore's (scaling/integration) law, the silicon chip is getting bigger, the pin-out is getting higher, and the pitch is getting finer. Thus, the conventional substrates, e.g., BT (bismaleimide triazine) cannot support these kinds of silicon chips anymore and a silicon interposer (substrate) is needed to redistribute the very fine-pitch and high pin-count pads on the chip to much larger pitch and less pin-count through the silicon vias on the silicon substrate. Depending on the via-size and pitch of the copper filled TSV, the effective CTE of the copper filled TSV interposer could be as high as 10 x 10(-6)/degrees C. Consequently, the global thermal expansion mismatch between the silicon chip and the copper filled TSV substrate can be very large and the bumps (usually very small, e.g., microbumps) between them may not be able to survive under thermal conditions. In this study, the nonlinear stresses and strains in the microbumps between the silicon chip and copper filled TSV interposer (with and without underfills) have been determined for a wide-range of via sizes and pitches, and various temperature conditions. These results should be useful for 1) making a decision if underfill is necessary for the reliability of microbumps and 2) selecting underfill materials to minimize the stresses and strains in the microbumps.
引用
收藏
页码:720 / 728
页数:9
相关论文
共 9 条
[1]  
BURKETT S, 2007, MATER RES SOC S P, P970
[2]  
CAO Z, 2007, MAT RES SOC S P, V977
[3]   Development of next-generation system-on-package (SOP) technology based on silicon carriers with fine-pitch chip interconnection [J].
Knickerbocker, JU ;
Andry, PS ;
Buchwalter, LP ;
Deutsch, A ;
Horton, RR ;
Jenkins, KA ;
Kwark, YH ;
McVicker, G ;
Patel, CS ;
Polastre, RJ ;
Schuster, C ;
Sharma, A ;
Sri-Jayantha, SM ;
Surovic, CW ;
Tsang, CK ;
Webb, BC ;
Wright, SL ;
McKnight, SR ;
Sprogis, EJ ;
Dang, B .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2005, 49 (4-5) :725-753
[4]  
Miranda P. A., 2006, EL COMP TECHN C SAN
[5]   Creep and fatigue characterization of lead free 95.5Sn-3.8Ag-0.7Cu solder [J].
Pang, JHL ;
Xiong, BS ;
Low, TH .
54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, :1333-1337
[6]   Bulk solder and solder joint properties for lead free 95.5Sn-3.8Ag-0.7Cu solder alloy [J].
Pang, JHL ;
Xiong, BS ;
Neo, CC ;
Zhang, XR ;
Low, TH .
53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, :673-679
[7]   Morphology, microstructure, and mechanical properties of a copper electrodeposit [J].
Read, DT ;
Cheng, YW ;
Geiss, R .
MICROELECTRONIC ENGINEERING, 2004, 75 (01) :63-70
[8]   Mechanical effects of copper through-vias in a 3D die-stacked module [J].
Tanaka, N ;
Sato, T ;
Yamaji, Y ;
Morifuji, T ;
Umemoto, M ;
Takahashi, K .
52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, :473-+
[9]  
Wunderle B., 2007, MATER RES SOC S P, P970