Nonlinear Thermal Stress/Strain Analyses of Copper Filled TSV (Through Silicon Via) and Their Flip-Chip Microbumps

被引:180
|
作者
Selvanayagam, Cheryl S. [1 ]
Lau, John H. [1 ]
Zhang, Xiaowu [1 ]
Seah, S. K. W. [1 ]
Vaidyanathan, Kripesh [1 ]
Chai, T. C. [1 ]
机构
[1] ASTAR, Inst Microelect, Singapore 117685, Singapore
来源
关键词
Copper; modeling; strain; stress;
D O I
10.1109/TADVP.2009.2021661
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Most TSVs are filled with copper; siliconpoly and tungsten are the alternatives. The coefficient of thermal expansion (CTE) of copper (similar to 17.5 x 10(-6)/degrees C) is a few times higher than that of silicon (similar to 2.5 x 10(-6)/degrees C). Thus, when the copper filled through silicon via (TSV) is subjected to temperature loadings, there is a very large local thermal expansion mismatch between the copper and the silicon/dielectric (e.g., SiO2), which will create very large stresses and strains at the interfaces between the copper and the silicon and between the copper and the dielectric. These stresses/strains can be high enough to introduce delamination between the interfaces. In this paper, the nonlinear thermal stresses and strains at the interfaces between the copper, silicon, and dielectric have been determined for a wide-range of aspect ratios (of the silicon thickness and the TSV diameter). One of the major applications of TSV is as an interposer. Because of Moore's (scaling/integration) law, the silicon chip is getting bigger, the pin-out is getting higher, and the pitch is getting finer. Thus, the conventional substrates, e.g., BT (bismaleimide triazine) cannot support these kinds of silicon chips anymore and a silicon interposer (substrate) is needed to redistribute the very fine-pitch and high pin-count pads on the chip to much larger pitch and less pin-count through the silicon vias on the silicon substrate. Depending on the via-size and pitch of the copper filled TSV, the effective CTE of the copper filled TSV interposer could be as high as 10 x 10(-6)/degrees C. Consequently, the global thermal expansion mismatch between the silicon chip and the copper filled TSV substrate can be very large and the bumps (usually very small, e.g., microbumps) between them may not be able to survive under thermal conditions. In this study, the nonlinear stresses and strains in the microbumps between the silicon chip and copper filled TSV interposer (with and without underfills) have been determined for a wide-range of via sizes and pitches, and various temperature conditions. These results should be useful for 1) making a decision if underfill is necessary for the reliability of microbumps and 2) selecting underfill materials to minimize the stresses and strains in the microbumps.
引用
收藏
页码:720 / 728
页数:9
相关论文
共 32 条
  • [1] Nonlinear thermal stress/strain analyses of copper filled TSV (through silicon via) and their flip-chip microbumps
    Selvanayagam, Cheryl S.
    Lau, John H.
    Zhang, Xiaowu
    Seah, S. K. W.
    Vaidyanathan, Kripesh
    Chai, T. C.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 1073 - 1081
  • [2] Thermal Stress Reduction of Copper Through Silicon Via (TSV) with Annealing
    Van Quy Dinh
    Kondo, Kazuo
    Van Ha Hoang
    Hirato, Tetsuji
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2018, 7 (11) : P689 - P692
  • [3] Through-Silicon via Submount for Flip-Chip LEDs
    Lu, Chun-Liang
    Chang, Shoou-Jinn
    Chen, Wei-Shou
    Hsueh, Ting-Jen
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2017, 6 (12) : R159 - R162
  • [4] Thermal Effects Analysis of Flip Chip LED Packages with through Silicon Via (TSV) by Using Numerical Simulation
    Chien, Chi-Hui
    Chen, Bo-Syun
    Wu, Yii-Der
    APPLIED MECHANICS AND MECHANICAL ENGINEERING IV, 2014, 459 : 289 - +
  • [5] Miniaturized Thermal Flow Sensors with Through Silicon Vias for Flip-Chip Packaging
    Sosna, C.
    Kropp, M.
    Lang, W.
    Buchner, R.
    2010 IEEE SENSORS, 2010, : 2460 - 2463
  • [6] Development of Through Silicon Via (TSV) Interposer for Memory Module Flip Chip Package
    Kao, Nicholas
    Chen, Eason
    Lee, Daniel
    Ma, Mike
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1461 - 1466
  • [7] The demonstration of nonlinear analytic model for the strain field induced by thermal copper filled TSVs (through silicon via)
    Liao, M. H.
    Yu, M. -Y.
    Liu, G. -H.
    Chen, C. -H.
    Hsu, T. -K.
    AIP ADVANCES, 2013, 3 (08):
  • [8] The demonstration of nonlinear analytic model for the strain field induced by thermal copper filled TSVs (through silicon via)
    Liao, Ming-Han
    Chen, Chih-Hua
    Lee, J. J.
    Chen, K. C.
    Liang, J. H.
    2013 E-MANUFACTURING & DESIGN COLLABORATION SYMPOSIUM (EMDC), 2013,
  • [9] Reliability study of through-silicon via (TSV) copper filled interconnects
    Kamto, A.
    Liu, Y.
    Schaper, L.
    Burkett, S. L.
    THIN SOLID FILMS, 2009, 518 (05) : 1614 - 1619
  • [10] Analytical models for the thermal strain and stress induced by annular through-silicon-via (TSV)
    Wang, Fengjuan
    Zhu, Zhangming
    Yang, Yintang
    Liu, Xiaoxian
    Ding, Ruixue
    IEICE ELECTRONICS EXPRESS, 2013, 10 (20):