A 4-to-10.5 Gb/s Continuous-Rate Digital Clock and Data Recovery With Automatic Frequency Acquisition

被引:73
作者
Shu, Guanghua [1 ]
Choi, Woo-Seok [1 ]
Saxena, Saurabh [1 ]
Talegaonkar, Mrunmay [1 ]
Anand, Tejasvi [1 ]
Elkholy, Ahmed [1 ]
Elshazly, Amr [2 ]
Hanumolu, Pavan Kumar [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Champaign, IL 61801 USA
[2] Intel Corp, Hillsboro, OR 97124 USA
关键词
Active repeater; automatic frequency acquisition; continuous-rate receivers; decouple jitter transfer (JTRAN)/jitter generation (JGEN); decouple JTRAN/jitter tolerance (JTOL); digital clock and data recovery (CDR); fractional-N phase-locked loop (PLL); high-speed serial link; jitter peaking; multiplying delay-locked loop; optical links; reference-less frequency-locked loop; supply regulator; wide-range digitally controlled oscillator (DCO); PHASE; TRANSCEIVER; PLL;
D O I
10.1109/JSSC.2015.2497963
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A continuous-rate digital clock and data recovery (CDR) with automatic frequency acquisition is presented. The proposed automatic frequency acquisition scheme implemented using a conventional bang-bang phase detector (BBPD) requires minimum additional hardware, is immune to input data transition density, and is applicable to subrate CDRs. A ring-oscillator-based two-stage fractional-N phase-locked loop (PLL) is used as a digitally controlled oscillator (DCO) to achieve wide frequency range, low noise, and to decouple the tradeoff between jitter transfer (JTRAN) bandwidth and ring oscillator noise suppression in conventional CDRs. The CDR is implemented using a digital D/PLL architecture to decouple JTRAN bandwidth from jitter tolerance (JTOL) corner frequency, eliminate jitter peaking, and remove JTRAN dependence on BBPD gain. Fabricated in a 65 nm CMOS process, the prototype CDR achieves error-free operation (BER < 10(-12)) from 4 to 10.5 Gb/s with pseudorandom binary sequence (PRBS) data sequences ranging from PRBS7 to PRBS31. The proposed automatic frequency acquisition scheme always locks the CDR loop within 1000 ppm residual frequency error in worst case. At 10 Gb/s, the CDR consumes 22.5 mW power and achieves a recovered clock long-term jitter of 2.2 ps(rms)/24.0 ps(pp) with PRBS31 input data. The measured JTRAN bandwidth and JTOL corner frequencies are 0.2 and 9 MHz, respectively.
引用
收藏
页码:428 / 439
页数:12
相关论文
共 30 条
[1]   Low-Power Supply-Regulation Techniques for Ring Oscillators in Phase-Locked Loops Using a Split-Tuned Architecture [J].
Arakali, Abhijith ;
Gondi, Srikanth ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (08) :2169-2181
[2]   A 12.5-Mb/s to 2.7-Gb/s continuous-rate CDR with automatic frequency acquisition and data-rate readback [J].
Dalton, D ;
Chai, K ;
Evans, E ;
Ferriss, M ;
Hitchcox, D ;
Murray, P ;
Selvanayagam, S ;
Shepherd, P ;
DeVito, L .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (12) :2713-2725
[3]  
DeVito L.M., 1996, Monolithic Phase-Locked Loops and Clock Recovery Circuits: Theory and Design, P405
[4]  
Elkholy A, 2014, ISSCC DIG TECH PAP I, V57, P272, DOI 10.1109/ISSCC.2014.6757431
[5]   Clock Multiplication Techniques Using Digital Multiplying Delay-Locked Loops [J].
Elshazly, Amr ;
Inti, Rajesh ;
Young, Brian ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) :1416-1428
[6]   PROPERTIES OF FREQUENCY DIFFERENCE DETECTORS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1985, 33 (02) :131-138
[7]   Analysis of a Frequency Acquisition Technique With a Stochastic Reference Clock Generator [J].
Han, Jinho ;
Yang, Jaehyeok ;
Bae, Hyeon-Min .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (06) :336-340
[8]  
Huang S, 2014, ISSCC DIG TECH PAP I, V57, P152, DOI 10.1109/ISSCC.2014.6757378
[9]   A 0.5-to-2.5 Gb/s Reference-Less Half-Rate Digital CDR With Unlimited Frequency Acquisition Range and Improved Input Duty-Cycle Error Tolerance [J].
Inti, Rajesh ;
Yin, Wenjing ;
Elshazly, Amr ;
Sasidhar, Naga ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) :3150-3162
[10]  
Kenney J, 2014, IEEE CUST INTEGR CIR