Design and Analysis of a Heterojunction Vertical t-Shaped Tunnel Field Effect Transistor

被引:35
作者
Singh, Shailendra [1 ]
Raj, Balwinder [1 ]
机构
[1] NIT Jalandhar, Dept Elect & Commun Engn, Nanoelect Res Lab, Jalandhar, Punjab, India
关键词
Vertical t-shaped tunnel FET (V-tTFET); band-2-band tunneling (BTBT); subthreshold slope (SS); threshold voltage (V-T);
D O I
10.1007/s11664-019-07412-2
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a heterojunction vertical t-shaped tunnel field effect transistor (V-tTFET) is proposed, and the scaling issue associated with it is investigated using Sentaurus Technology computer-aided design simulation. This device is basically a gated P-I-N diode. It is made up of silicon material with dual gate control over the channel based on a band-to-band tunneling mechanism. Furthermore, a silicon-germanium (SiGe) layer is introduced to the channel which results in an aggressive improvement in the input characteristics of the device. The testified results of the device with respect to threshold voltage (V-T), subthreshold slope and the current ratio (I-on/I-off) emerges efficiently with the values of 0.253 V, 31.05 mV/decade and 10(12) for a 60-nm channel length with a 10-nm SiGe layer. A lower bandgap material in the source region and higher bandgap material in the drain region also improves the input characteristics of the device. It is also demonstrated that scaling the gate oxide thickness (t(ox)) enhances the device characteristics. Moreover, ON-state current increases exponentially by taking the high value of the dielectric constant (k) for the oxide material. Furthermore, the (p++) source doping concentration of the V-tTFET lies between 10(18) to 10(20) cm(-3) which makes the tunneling easier at the source-channel junction to achieve high I-on/I-off. The vertical tunnel FET has a distribution of the source channel drain in the vertical direction, which enhances the scalability of the simulated device.
引用
收藏
页码:6253 / 6260
页数:8
相关论文
共 28 条
[1]   Performance investigation of a semi-junctionless type II heterojunction tunnel field effect transistor in nanoscale regime [J].
Ahangari, Zahra .
MICRO & NANO LETTERS, 2018, 13 (08) :1165-1169
[2]  
[Anonymous], 2015, International Technology Roadmap for Semiconductors 2015 edition, more Moore
[3]  
[Anonymous], 2017, SENT US MAN
[4]   Scaling the vertical tunnel FET with tunnel bandgap modulation and gate workfunction engineering [J].
Bhuwalka, KK ;
Schulze, J ;
Eisele, I .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (05) :909-917
[5]   Vertical tunnel field-effect transistor [J].
Bhuwalka, KK ;
Sedlmaier, S ;
Ludsteck, AK ;
Tolksdorf, A ;
Schulze, J ;
Eisele, I .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (02) :279-282
[6]  
Brocard S., 2013, IEDM
[7]  
Brocard S., 2013, EL DEV M IEDM, P5
[8]   Switching Mechanism and the Scalability of Vertical-TFETs [J].
Chen, Fan ;
Ilatikhameneh, Hesameddin ;
Tan, Yaohua ;
Klimeck, Gerhard ;
Rahman, Rajib .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (07) :3065-3068
[9]   Tunneling field-effect transistors (TFETs) with subthreshold swing (SS) less than 60 mV/dec [J].
Choi, Woo Young ;
Park, Byung-Gook ;
Lee, Jong Duk ;
Liu, Tsu-Jae King .
IEEE ELECTRON DEVICE LETTERS, 2007, 28 (08) :743-745
[10]   T-Shaped III-V Heterojunction Tunneling Field-Effect Transistor [J].
Dubey, Prabhat Kumar ;
Kaushik, Brajesh Kumar .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (08) :3120-3125