A Scan Chain Optimization Method for Diagnosis

被引:0
作者
Chen, Huajun [1 ,2 ,3 ]
Qi, Zichu [2 ,3 ]
Wang, Lin [4 ]
Xu, Chao [2 ,3 ]
机构
[1] Chinese Acad Sci, State Key Lab Comp Architecture, ICT, Beijing 100190, Peoples R China
[2] Chinese Acad Sci, Inst Comp Technol, Beijing 100190, Peoples R China
[3] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[4] Loongson Technol Corp Ltd, Beijing 100190, Peoples R China
来源
2015 33RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD) | 2015年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scan chain structure consumes 10%similar to 30% of die area, and most yield loss is caused by scan chain faults. This makes scan chain diagnosis be the key important method to ensure the high-quality products. The conventional scan chain diagnosis techniques usually conduct to a large range of suspect faulty flip flops. The failure analysis of those suspect faulty flip flops is time-consuming and costly. In this paper, we present a new scan chain construction method to reduce the range of suspect faulty flip flops. By constructing scan chains based on circuit logical structure, the proposed method can effectively improve the diagnosability of scan chains without any additional circuits. Moreover, by taking into consideration the physical location, the proposed method can decrease the negative effects of scan chains on the performance of designs. The proposed scan chain construction method can effectively handle a single scan chain fault as well as multiple scan chain faults. The experimental results show that the range of suspect faulty flip flops is reduced by 40%similar to 90% on the most of ITC'99 benchmark circuits.
引用
收藏
页码:613 / 620
页数:8
相关论文
共 22 条
[1]   Enhance Profiling-Based Scan Chain Diagnosis by Pattern Masking [J].
Cheng, Wu-Tung ;
Huang, Yu .
2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, :255-260
[2]  
Chi HC, 2009, PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON COMPUTING, ENGINEERING AND INFORMATION, P315, DOI 10.1109/ICC.2009.34
[3]  
De K, 1995, PROCEEDINGS - INTERNATIONAL TEST CONFERENCE 1995, P636, DOI 10.1109/TEST.1995.529892
[4]  
Edirisooriya S., 1995, Proceedings 13th IEEE VLSI Test Symposium (Cat. No.95TH8068), P250, DOI 10.1109/VTEST.1995.512645
[5]  
Guo R., 2007, 2007 IEEE INT TEST C, P1
[6]   A technique for fault diagnosis of defects in scan chains [J].
Guo, RF ;
Venkatarman, S .
INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, :268-277
[7]   Efficient diagnosis for multiple intermittent scan chain hold-time faults [J].
Huang, Y ;
Cheng, WT ;
Hsieh, CJ ;
Tseng, HY ;
Huang, A ;
Hung, YT .
ATS 2003: 12TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2003, :44-49
[8]  
Huang Y, 2007, AM SOC TEST MATER, V1486, P1
[9]  
Huang Y, 2003, INT TEST CONF P, P319, DOI 10.1109/TEST.2003.1270854
[10]  
Huang Y., 2005, INT TEST C, P744