Design and Implementation of a Farrow-Interpolator-Based Digital Front-End in LTE Receivers for Carrier Aggregation

被引:3
作者
Park, Chester Sungchung [1 ]
Kim, Sunwoo [1 ]
Wang, Jooho [1 ]
Park, Sungkyung [2 ]
机构
[1] Konkuk Univ, Dept Elect & Elect Engn, Neungdong Ro 120, Seoul 05029, South Korea
[2] Pusan Natl Univ, Dept Elect Engn, 2 Busandaehak Ro 63beon Gil, Busan 46241, South Korea
基金
新加坡国家研究基金会;
关键词
ASIC; carrier aggregation; CIC; decimation; digital front-end; digital mixer; Farrow interpolator; FIR filter; FPGA; fractional sample-rate conversion; LTE; DECIMATION; FILTERS; MODEMS;
D O I
10.3390/electronics10030231
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A digital front-end decimation chain based on both Farrow interpolator for fractional sample-rate conversion and a digital mixer is proposed in order to comply with the long-term evolution standards in radio receivers with ten frequency modes. Design requirement specifications with adjacent channel selectivity, inband blockers, and narrowband blockers are all satisfied so that the proposed digital front-end is 3GPP-compliant. Furthermore, the proposed digital front-end addresses carrier aggregation in the standards via appropriate frequency translations. The digital front-end has a cascaded integrator comb filter prior to Farrow interpolator and also has a per-carrier carrier aggregation filter and channel selection filter following the digital mixer. A Farrow interpolator with an integrate-and-dump circuitry controlled by a condition signal is proposed and also a digital mixer with periodic reset to prevent phase error accumulation is proposed. From the standpoint of design methodology, three models are all developed for the overall digital front-end, namely, functional models, cycle-accurate models, and bit-accurate models. Performance is verified by means of the cycle-accurate model and subsequently, by means of a special C++ class, the bitwidths are minimized in a methodic manner for area minimization. For system-level performance verification, the orthogonal frequency division multiplexing receiver is also modeled. The critical path delay of each building block is analyzed and the spectral-domain view is obtained for each building block of the digital front-end circuitry. The proposed digital front-end circuitry is simulated, designed, and both synthesized in a 180 nm CMOS application-specific integrated circuit technology and implemented in the Xilinx XC6VLX550T field-programmable gate array (Xilinx, San Jose, CA, USA).
引用
收藏
页码:1 / 33
页数:30
相关论文
共 29 条
[1]   The path to the software-defined radio receiver [J].
Abidi, Asad A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (05) :954-966
[2]  
Agarwal A, 2014, TENCON 2014 2014 IEE, DOI 10.1109/TENCON.2014.7022456
[3]  
AghababaeeTafreshi M, 2015, 2015 49TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, P1619, DOI 10.1109/ACSSC.2015.7421422
[4]  
Bellanger M., 2000, DIGITAL PROCESSING S, V3rd ed.
[5]   Sampling Rate Conversion in the Frequency Domain [J].
Bi, Guoan ;
Mitra, Sanjit K. .
IEEE SIGNAL PROCESSING MAGAZINE, 2011, 28 (03) :140-144
[6]  
Darak S. J., 2010, 2010 17th International Conference on Telecommunications (ICT 2010), P951, DOI 10.1109/ICTEL.2010.5478855
[7]   INTERPOLATION IN DIGITAL MODEMS .2. IMPLEMENTATION AND PERFORMANCE [J].
ERUP, L ;
GARDNER, FM ;
HARRIS, RA .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (06) :998-1008
[8]  
Fettweis G.P., 2003, SOFTWARE DEFINED RAD, P151
[9]   INTERPOLATION IN DIGITAL MODEMS .1. FUNDAMENTALS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1993, 41 (03) :501-507
[10]   AN ECONOMICAL CLASS OF DIGITAL-FILTERS FOR DECIMATION AND INTERPOLATION [J].
HOGENAUER, EB .
IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1981, 29 (02) :155-162