A low-power fast tag comparator by modifying charging scheme of wide fan-in dynamic OR gates

被引:20
作者
Nasserian, Mahshid [1 ]
Kafi-Kangi, Mohammad [1 ]
Maymandi-Nejad, Mohammad [1 ]
Moradi, Farshad [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Mashhad, Iran
[2] Aarhus Univ, Dept Engn, Integrated Circuits & Elect Lab ICE LAB, DK-8000 Aarhus C, Denmark
关键词
Dynamic logic; Power-delay product; Reduced power; Wide fan-in; CIRCUIT TECHNIQUES; CONDITIONAL KEEPER; HIGH-PERFORMANCE; DOMINO CIRCUIT; LOGIC; CMOS; ARCHITECTURE; MEMORY; PHASE;
D O I
10.1016/j.vlsi.2015.09.004
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new charging scheme for reducing the power consumption of dynamic circuits is presented. The proposed technique is suitable for large fan-in gates where the dynamic node discharges frequently. Simulation results demonstrate that the proposed method is efficiently controlling the internal voltage swing and hence decreasing the power consumption of the wide fan-in OR gate without sacrificing other circuit parameters such as gate speed, area or noise immunity. The power-delay product of a simulated 8-input OR gate is reduced by 46%, compared to its conventional dynamic counterpart in the 90 nm CMOS technology. Another important benefit of the proposed approach is 99X reduction in power dissipation of the gate load by limiting its switching activity. Furthermore, the delay of the proposed circuit experiences only 0.94% variation over 10% fluctuation in the threshold voltages of all transistors for a 32-bit OR gate. Using the proposed technique, a 40-bit tag comparator is simulated at 1 GHz clock frequency. The power consumption of the designed circuit is as low as 1.987 mu W/MHz, while the delay and unity noise gain (UNG) of the circuit are 244 ps and 499 mV, respectively. (C) 2015 Elsevier B.V. All rights reserved.
引用
收藏
页码:129 / 141
页数:13
相关论文
共 39 条
[1]   Single-phase SP-Domino: A limited-switching dynamic circuit technique for low-power wide fan-in logic gates [J].
Akl, Charbel J. ;
Bayoumi, Magdy A. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (02) :141-145
[2]   Understanding the Effect of Process Variations on the Delay of Static and Domino Logic [J].
Alioto, Massimo ;
Palumbo, Gaetano ;
Pennisi, Melita .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (05) :697-710
[3]   A sub-130-nm conditional keeper technique [J].
Alvandpour, A ;
Krishnamurthy, RK ;
Soumyanath, K ;
Borkar, SY .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) :633-638
[4]   Energy-efficient noise-tolerant dynamic styles for scaled-down CMOS and MTCMOS technologies [J].
Anis, MH ;
Allam, MW ;
Elmasry, MI .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (02) :71-78
[5]  
[Anonymous], 2012, PREDICTIVE TECHNOLOG
[6]  
[Anonymous], 2005, P 15 ACM GLSVLSI
[7]   Low Power High Performance Keeper Technique for High Fan-in Dynamic Gates [J].
Asgari, Farhad Haj Ali ;
Ahmadi, Majid ;
Wu, Jonathan .
2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, :523-526
[8]   A new leakage-tolerant domino circuit using voltage-comparison for wide fan-in gates in deep sub-micron technology [J].
Asyaei, Mohammad .
INTEGRATION-THE VLSI JOURNAL, 2015, 51 :61-71
[9]   Low power wide gates for modern power efficient processors [J].
Asyaei, Mohammad ;
Peiravi, Ali .
INTEGRATION-THE VLSI JOURNAL, 2014, 47 (02) :272-283
[10]   On circuit techniques to improve noise immunity of CMOS dynamic logic [J].
Ding, L ;
Mazumder, P .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (09) :910-925