Ultra-low-leakage, Robust FinFET SRAM Design Using Multiparameter Asymmetric FinFETs

被引:3
作者
Guler, Abdullah [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
Multiparameter asymmetry; FinFET; SRAM design; leakage power; GATE; STABILITY;
D O I
10.1145/2988233
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Memory arrays consisting of Static Random Access Memory (SRAM) cells occupy the largest area on chip and are responsible for significant leakage power consumption in modern microprocessors. With the transition from planar Complementary Metal-Oxide-Semiconductor (CMOS) technology to FinFETs, FinFET SRAM design has become important. However, increasing leakage power consumption of FinFETs due to aggressive scaling, width quantization, read-write conflict, and process variations make FinFET SRAM design challenging. In this article, we show how Multiparameter Asymmetric (MPA) FinFETs can be used to design ultra-low-leakage and robust 6T SRAM cells. We combine multiple asymmetries, namely, asymmetry in gate work function, source/drain doping concentration, and gate underlap, to address various SRAM design issues all at once. We propose five novel MPA FinFET SRAM cell designs and compare them with symmetric and Single-Parameter Asymmetric (SPA) FinFET SRAM cells using dc and transient metrics. We show that the leakage current of MPA FinFET SRAM cells can be reduced by up to 58x while ensuring reasonable read/write stability metric values. In addition, high stability metric values can be achieved with 22x leakage current reduction compared to the traditional symmetric FinFET SRAM cell. There is no area overhead associated with MPA FinFET SRAM cells.
引用
收藏
页数:25
相关论文
共 28 条
  • [1] [Anonymous], VLSI TECHNOLOGY VLSI
  • [2] Bhavnagarwala A, 2005, INT EL DEVICES MEET, P675
  • [3] Bhoj A. N., 2013, IEEE T VLSI SYST, V21, P11
  • [4] Parasitics-Aware Design of Symmetric and Asymmetric Gate-Workfunction FinFET SRAMs
    Bhoj, Ajay N.
    Jha, Niraj K.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) : 548 - 561
  • [5] Black B, 2006, INT SYMP MICROARCH, P469
  • [6] SRAM Read/Write Margin Enhancements Using FinFETs
    Carlson, Andrew
    Guo, Zheng
    Balasubramanian, Sriram
    Zlatanovici, Radu
    Liu, Tsu-Jae King
    Nikolic, Borivoje
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (06) : 887 - 900
  • [7] Ultra-Low-Leakage and High-Performance Logic Circuit Design Using Multiparameter Asymmetric FinFETs
    Chaudhuri, Sourindra M.
    Jha, Niraj K.
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2016, 12 (04)
  • [8] Chin E., 2006, P IEEE S VLSI CIRC, P445
  • [9] Choi YK, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P259, DOI 10.1109/IEDM.2002.1175827
  • [10] Asymmetric source/drain extension transistor structure for high performance sub-50nm gate length CMOS devices
    Ghani, T
    Mistry, K
    Packan, P
    Armstrong, M
    Thompson, S
    Tyagi, S
    Bohr, M
    [J]. 2001 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2001, : 17 - 18