Novel ESD device design for STT-MRAM memory chip

被引:0
|
作者
Zhang, Guangjun [1 ]
Jiang, Yanfeng [1 ]
机构
[1] Jiangnan Univ, Sch Internet Things IoTs, Dept Elect Engn, Wuxi, Jiangsu, Peoples R China
基金
美国国家科学基金会;
关键词
Electromagnetic modeling; Electrostatic devices; Magnetic random-access-memory (MRAM);
D O I
10.1016/j.microrel.2021.114474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An investigation of the influence of the magnetic field induced by electrostatic discharge (ESD) current on magnetic tunnel junction (MTJ) device is presented in the paper. The transient magnetic field generated by the ESD current is not considered in the traditional CMOS ESD protection strategy, which may be a reason of the degradation of the performance and the robustness of STT-MRAM. An ESD protection circuit of STT-MRAM is proposed in the paper, including the diode-based ESD devices, the filter circuit and the power clamp. Based on the waveform analysis of the three ESD standard test models, including HBM, MM and CDM, a filter circuit is added in the ESD device to decrease the influence of the high frequency components on the magnetic device. The diode-based ESD devices are integrated in the ESD structure, which is used for the ESD window of STT-MRAM for its low operating voltage. Based on the operation mechanism of the STT-MRAM, its ESD window allows a low operating voltage, thus the diode-based devices are chosen to be integrated in the ESD device. The distribution and magnitude of the magnetic field are studied in the paper. The results show that the ESD protection circuit of STT-MRAM can effectively suppress the magnetic field generated by the ESD current, hence increasing the stability of STT-MRAM. Under the influence of the HBM, MM and CDM events, the ESD disturbance probability of the MTJ device are 2.0 x 10(-12), 5.8 x 10(-9) and 1.1 x 10(-12) respectively. The influence of the memory density and the distance between pads and memory array are also investigated in this paper. The ESD protection strategy proposed in the paper can be adopted for the future high performance STT-MRAM.
引用
收藏
页数:11
相关论文
共 50 条
  • [31] Modeling thermal effects in STT-MRAM
    Hadamek, Tomas
    Selberherr, Siegfried
    Goes, Wolfgang
    Sverdlov, Viktor
    SOLID-STATE ELECTRONICS, 2023, 200
  • [32] Hard Error Correction in STT-MRAM
    Hemaram, Surendra
    Tahoori, Mehdi B.
    Catthoor, Francky
    Rao, Siddharth
    Couet, Sebastien
    Kar, Gouri Sankar
    29TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, ASP-DAC 2024, 2024, : 752 - 757
  • [33] Electrical Modeling of STT-MRAM Defects
    Wu, Lizhou
    Taouil, Mottaqiallah
    Rao, Siddharth
    Marinissen, Erik Jan
    Hamdioui, Said
    2018 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2018,
  • [34] Analysis of Dynamic Models of STT-MRAM
    Mathew, Betty Rachel
    Mangai, N. M. Siva
    2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 259 - 262
  • [35] Dynamic Faults based Hardware Trojan Design in STT-MRAM
    Nair, Sarath Mohanachandran
    Bishnoi, Rajendra
    Vijayan, Arunkumar
    Tahoori, Mehdi B.
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 933 - 938
  • [36] Improving Write Performance for STT-MRAM
    Bishnoi, Rajendra
    Ebrahimi, Mojtaba
    Oboril, Fabian
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON MAGNETICS, 2016, 52 (08)
  • [37] Channel Modeling and Reliability Enhancement Design Techniques for STT-MRAM
    Zhang, Liuyang
    Kang, Wang
    Zhang, Youguang
    Cheng, Yuanqing
    Zeng, Lang
    Klein, Jacques-Olivier
    Zhao, Weisheng
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 461 - 466
  • [38] Assessment of STT-MRAM performance at nanoscaled technology nodes using a device-to-memory simulation framework
    Garzon, Esteban
    De Rose, Raffaele
    Crupi, Felice
    Trojman, Lionel
    Lanuzza, Marco
    MICROELECTRONIC ENGINEERING, 2019, 215
  • [39] An STT-MRAM Based Strong PUF
    Khaleghi, Soroush
    Vinella, Paolo
    Banerjee, Soumya
    Rao, Wenjing
    Proceedings of the 2016 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH), 2016, : 129 - 134
  • [40] Failure and reliability analysis of STT-MRAM
    Zhao, W. S.
    Zhang, Y.
    Devolder, T.
    Klein, J.
    Ravelosona, D.
    Chappert, C.
    Mazoyer, P.
    MICROELECTRONICS RELIABILITY, 2012, 52 (9-10) : 1848 - 1852