Novel ESD device design for STT-MRAM memory chip

被引:0
|
作者
Zhang, Guangjun [1 ]
Jiang, Yanfeng [1 ]
机构
[1] Jiangnan Univ, Sch Internet Things IoTs, Dept Elect Engn, Wuxi, Jiangsu, Peoples R China
基金
美国国家科学基金会;
关键词
Electromagnetic modeling; Electrostatic devices; Magnetic random-access-memory (MRAM);
D O I
10.1016/j.microrel.2021.114474
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An investigation of the influence of the magnetic field induced by electrostatic discharge (ESD) current on magnetic tunnel junction (MTJ) device is presented in the paper. The transient magnetic field generated by the ESD current is not considered in the traditional CMOS ESD protection strategy, which may be a reason of the degradation of the performance and the robustness of STT-MRAM. An ESD protection circuit of STT-MRAM is proposed in the paper, including the diode-based ESD devices, the filter circuit and the power clamp. Based on the waveform analysis of the three ESD standard test models, including HBM, MM and CDM, a filter circuit is added in the ESD device to decrease the influence of the high frequency components on the magnetic device. The diode-based ESD devices are integrated in the ESD structure, which is used for the ESD window of STT-MRAM for its low operating voltage. Based on the operation mechanism of the STT-MRAM, its ESD window allows a low operating voltage, thus the diode-based devices are chosen to be integrated in the ESD device. The distribution and magnitude of the magnetic field are studied in the paper. The results show that the ESD protection circuit of STT-MRAM can effectively suppress the magnetic field generated by the ESD current, hence increasing the stability of STT-MRAM. Under the influence of the HBM, MM and CDM events, the ESD disturbance probability of the MTJ device are 2.0 x 10(-12), 5.8 x 10(-9) and 1.1 x 10(-12) respectively. The influence of the memory density and the distance between pads and memory array are also investigated in this paper. The ESD protection strategy proposed in the paper can be adopted for the future high performance STT-MRAM.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] STT-MRAM for Embedded Memory Applications
    Wang, Zihui
    Hao, Xiaojie
    Xu, Pengfa
    Hu, Longqian
    Jung, Dongha
    Kim, Woojin
    Satoh, Kimihiro
    Yen, Bing
    Wei, Zhiqiang
    Wang, Lienchang
    Zhang, Jing
    Huai, Yiming
    2020 IEEE INTERNATIONAL MEMORY WORKSHOP (IMW 2020), 2020, : 40 - 42
  • [2] A novel memory test system with an electromagnet for STT-MRAM testing
    Tamura, R.
    Watanabe, N.
    Koike, H.
    Sato, H.
    Ikeda, S.
    Endoh, T.
    Sato, S.
    2019 19TH NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM (NVMTS 2019), 2019,
  • [3] Optimal Design of DDR3 STT-MRAM Memory
    Li, Yueting
    Wang, Gefei
    Cao, Kaihua
    Leng, Qunwen
    Zhao, Weisheng
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [4] Performance Modeling and Optimization for On-Chip Interconnects in STT-MRAM Memory Arrays
    Mohseni, Javaneh
    Pan, Chenyun
    Naeemi, Azad
    2016 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2016, : 53 - 55
  • [5] Phase Change Memory (PCM) and STT-MRAM
    Kim, Wanki
    Southwick, Richard G.
    2022 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2022,
  • [6] A novel integration of STT-MRAM for on-chip hybrid memory by utilizing non-volatility modulation
    Park, J. -H.
    Lee, J.
    Jeong, J.
    Pi, U.
    Kim, W. K.
    Lee, S.
    Noh, E.
    Kim, K.
    Lim, W. C.
    Kwon, S.
    Bae, B. -J.
    Kim, I.
    Ji, N.
    Lee, K.
    Shin, H.
    Han, S. H.
    Hwang, S.
    Jeong, D.
    Lee, J.
    Oh, S. C.
    Park, S. O.
    Song, Y. J.
    Jeong, G. T.
    Koh, G. H.
    Hyun, S.
    Hwang, K.
    Nam, S. W.
    Kang, H. K.
    Jung, E. S.
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [7] Device/Circuit/Architecture Co-Design of Reliable STT-MRAM
    Pajouhi, Zoha
    Fong, Xuanyao
    Roy, Kaushik
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1437 - 1442
  • [8] A Novel Architecture of ECC Coprocessor for STT-MRAM Based Smart Card Chip
    Hu, Jiawang
    Xu, Shu
    Zhang, Cong
    Liu, Peng
    Lu, Jiahao
    Liu, Dongsheng
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 26 - 27
  • [9] Design and analysis of the reference cells for STT-MRAM
    Zhang, Li
    Zhao, Weisheng
    Zhuang, Yiqi
    Bao, Junlin
    Tang, Hualian
    Li, Cong
    Xiang, Xin
    IEICE ELECTRONICS EXPRESS, 2013, 10 (12):
  • [10] Enabling a Reliable STT-MRAM Main Memory Simulation
    Asifuzzaman, Kazi
    Sanchez Verdejo, Rommel
    Radojkovic, Petar
    MEMSYS 2017: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2017, : 283 - 292