New methods for evaluating the impact of single event transients in VDSM ICs

被引:39
作者
Alexandrescu, D
Anghel, L
Nicolaidis, M
机构
来源
17TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS | 2002年
关键词
D O I
10.1109/DFTVS.2002.1173506
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This work considers a SET (single event transient) fault simulation technique to evaluate the probability that a transient pulse, born in the combinational logic, may be latched in a storage cell. Fault injection procedures and a fast fault simulation algorithm for transient faults were implemented around an event driven simulator. A statistical analysis was implemented to organize data sampled from simulations. The benchmarks show that the proposed algorithm is capable of injecting and simulating a large number of transient faults in complex designs. Also specific optimizations have been carried out, thus greatly reducing the simulation time compared to a sequential fault simulation approach.
引用
收藏
页码:99 / 107
页数:9
相关论文
共 8 条
[1]  
ALT J, 1993, IEEE P
[2]  
ANGHEL L, 2000, 13 S INT CIRC SYST D
[3]  
ANGHEL L, 2000, DESIGN AUTOMATION TE
[4]   Comparison of error rates in combinational and sequential logic [J].
Buchner, S ;
Baze, M ;
Brown, D ;
McMorrow, D ;
Melinger, J .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (06) :2209-2216
[5]  
Cha H., 1993, Proceedings 1993 IEEE International Conference on Computer Design: VLSI in Computers and Processors (Cat. No.93CH3335-7), P538, DOI 10.1109/ICCD.1993.393319
[6]  
CHA H, 1993, 23 INT S FAULT TOL C, P310
[7]  
MASSENGILL LW, 2000, IEEE T NUCL SCI DEC
[8]  
Shivakumar P., 2002, P INT C DEP SYST NET