Low-Cost and High-Performance 8x8 Booth Multiplier

被引:21
作者
Boppana, Naga Venkata Vijaya Krishna [1 ]
Kommareddy, Jeevani [1 ]
Ren, Saiyu [1 ]
机构
[1] Wright State Univ, Elect Engn Dept, Dayton, OH 45435 USA
关键词
B2C; Booth multiplier; Parallel architecture; SQRT CSLA;
D O I
10.1007/s00034-019-01044-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a power/delay/area performance-improved radix-4 8x8 Booth multiplier. The major modification for reducing delay is a parallel structure for the addition of encoded partial products. Additional enhancements include an optimized Booth encoder, an optimized B2C design, and a unique square root carry-select adder with carry-lookahead adder logic to minimize multiplier's delay. This design achieved a reduction of 26.6% in power consumption, 15% in area consumption, and 25.6% in data arrival time compared to recently published similar designs. All the proposed circuits were designed and synthesized in Synopsys CMOS 32nm technology.
引用
收藏
页码:4357 / 4368
页数:12
相关论文
共 13 条
[1]  
Biradar V. B. P., 2017, INT C EL EL COMM COM, DOI [10.1109/iceeccot.20178284612, DOI 10.1109/ICEECCOT.2017828461]
[2]   A Low-Power and Area-Effcient 64-Bit Digital Comparator [J].
Boppana, N. V. Vijaya Krishna ;
Ren, Saiyu .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (12)
[3]   PARALLEL ARCHITECTURE MODIFIED BOOTH MULTIPLIER [J].
COOPER, AR .
IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1988, 135 (03) :125-128
[4]  
Divya G., 2017, COMPUT METHODOL COMM, DOI [10.1109/ICCMC.2017.8282661, DOI 10.1109/ICCMC.2017.8282661]
[5]   A fast parallel multiplier-accumulator using the modified Booth algorithm [J].
Elguibaly, F .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (09) :902-908
[6]   Design of Power-Efficient Configurable Booth Multiplier [J].
Kuang, Shiann-Rong ;
Wang, Jiun-Ping .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (03) :568-580
[7]  
Manjunath, 2015, INT C GREEN ENG TECH, DOI [10.1109/get.2015.7453817, DOI 10.1109/GET.2015.7453817]
[8]   Modified PEB Formulation for Hardware-Efficient Fixed-Width Booth Multiplier [J].
Mohanty, Basant K. ;
Tiwari, Vikas .
CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2014, 33 (12) :3981-3994
[9]  
Nagamani AN, 2016, INT CO SIG PROC COMM
[10]  
Patel R., 2018, THESIS