Low-Cost and High-Performance 8x8 Booth Multiplier

被引:19
|
作者
Boppana, Naga Venkata Vijaya Krishna [1 ]
Kommareddy, Jeevani [1 ]
Ren, Saiyu [1 ]
机构
[1] Wright State Univ, Elect Engn Dept, Dayton, OH 45435 USA
关键词
B2C; Booth multiplier; Parallel architecture; SQRT CSLA;
D O I
10.1007/s00034-019-01044-x
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a power/delay/area performance-improved radix-4 8x8 Booth multiplier. The major modification for reducing delay is a parallel structure for the addition of encoded partial products. Additional enhancements include an optimized Booth encoder, an optimized B2C design, and a unique square root carry-select adder with carry-lookahead adder logic to minimize multiplier's delay. This design achieved a reduction of 26.6% in power consumption, 15% in area consumption, and 25.6% in data arrival time compared to recently published similar designs. All the proposed circuits were designed and synthesized in Synopsys CMOS 32nm technology.
引用
收藏
页码:4357 / 4368
页数:12
相关论文
共 13 条
  • [1] Low-Cost and High-Performance 8 × 8 Booth Multiplier
    Naga Venkata Vijaya Krishna Boppana
    Jeevani Kommareddy
    Saiyu Ren
    Circuits, Systems, and Signal Processing, 2019, 38 : 4357 - 4368
  • [2] Approximate radix-8 Booth multiplier for low power and high speed applications
    Boro, Bipul
    Reddy, K. Manikantta
    Kumar, Y. B. Nithin
    Vasantha, M. H.
    MICROELECTRONICS JOURNAL, 2020, 101 (101):
  • [3] PSPICE implementation of block-wise shut-down technique for 8 × 8 bit low power pipelined booth multiplier
    Pradhananga, Umatri
    Xiong, Xingguo
    Zhang, Linfeng
    Lecture Notes in Electrical Engineering, 2015, 312 : 325 - 334
  • [4] VHDL implementation of 16x16 multiplier using pipelined 16x8 modified Radix-4 booth multiplier
    Tawfeek, Radwa M.
    Elmenyawi, Marwa A.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (06) : 971 - 985
  • [5] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [6] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532
  • [7] Fully Combinational 8 x 8 Bits Multiplier Using 130 nm Technology
    Tafriyana
    Sari, Linda Kartika
    Adiono, Trio
    PROCEEDING OF 2019 INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING AND INFORMATICS (ICEEI), 2019, : 201 - 205
  • [8] Efficient Design for Radix-8 Booth Multiplier and Its Application in Lifting 2-D DWT
    Basant Kumar Mohanty
    Abhishek Choubey
    Circuits, Systems, and Signal Processing, 2017, 36 : 1129 - 1149
  • [9] Efficient Design for Radix-8 Booth Multiplier and Its Application in Lifting 2-D DWT
    Mohanty, Basant Kumar
    Choubey, Abhishek
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (03) : 1129 - 1149
  • [10] Empirical Analysis of Low Power and High Performance Multiplier
    Hemavathi, K.
    Rao, G. Manmadha
    COMPUTATIONAL INTELLIGENCE IN DATA MINING, VOL 2, 2015, 32 : 585 - 594