Reduction of target fault list for crosstalk-induced delay faults by using layout constraints

被引:1
|
作者
Keller, KJ [1 ]
Takahashi, H [1 ]
Le, KT [1 ]
Saluja, KK [1 ]
Takamatsu, Y [1 ]
机构
[1] Univ Wisconsin, Madison, WI 53706 USA
关键词
D O I
10.1109/ATS.2002.1181718
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
We propose a method of identifying a set of crosstalk induced delay faults which may need to be tested in synchronous sequential circuits. During the fault list generation 1) we take into account all clocking effects, and 2) infer layout information front the logic level description. With regard to layout constraints we introduce two methods, namely the distance based layout constraint and the cone based layout constraint. The lists of the target faults obtained by the proposed methods are substantially smaller than the sets of all possible combinations of faults.
引用
收藏
页码:242 / 247
页数:6
相关论文
共 50 条
  • [1] On reducing the target fault list of crosstalk-induced delay faults in synchronous sequential circuits
    Keller, KJ
    Takahashi, H
    Saluja, KK
    Takamatsu, Y
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 568 - 577
  • [2] Selection of crosstalk-induced faults in enhanced delay test
    Li, HW
    Li, XW
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2005, 21 (02): : 181 - 195
  • [3] Selection of Crosstalk-Induced Faults in Enhanced Delay Test
    Huawei Li
    Xiaowei Li
    Journal of Electronic Testing, 2005, 21 : 181 - 195
  • [4] Test method for crosstalk-induced delay faults in digital circuits
    Pan Zhongliang
    Chen Ling
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 434 - 437
  • [5] Non-robust test generation for crosstalk-induced delay faults
    Shen, PF
    Li, HW
    Xu, YJ
    Li, XW
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 120 - 123
  • [6] Robust test generation for precise crosstalk-induced path delay faults
    Li, Huawei
    Shen, Peifu
    Li, Xiaowei
    24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 300 - +
  • [8] Reduction of the target fault list and fault simulation method for crosstalk faults in clock-delayed domino circuits
    Shimizu, K
    Shirai, T
    Takamura, M
    Itazaki, N
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (10): : 1526 - 1533
  • [9] Fault Diagnosis of Crosstalk Induced Glitches and Delay Faults
    Hasan, Shehzad
    Palit, Ajoy K.
    Anheier, Walter
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 358 - 363
  • [10] Test Generation for Crosstalk-Induced Delay Faults in VLSI Circuits UsingModified FAN Algorithm
    Jayanthy, S.
    Bhuvaneswari, M. C.
    Sujitha, Keesarapalli
    VLSI DESIGN, 2012,