Influence of External Gate Resistance on UIS Capability in Superjunction MOSFET

被引:0
|
作者
Honda, Masaaki [1 ]
Yamaji, Mizue [1 ]
Arai, Daisuke [1 ]
Suzuki, Noriaki [1 ]
Asada, Takeshi [1 ]
Hirasawa, Wataru [1 ]
Yamaguchi, Takeshi [1 ]
Watanabe, Yuji [1 ]
机构
[1] Shindengen Elect Mfg Co Ltd, Elect Device Div, 10-13 Minami Cho, Hanno, Saitama, Japan
来源
2019 31ST INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD) | 2019年
关键词
superjunction MOSFET; UIS; external gate resistance;
D O I
10.1109/ispsd.2019.8757613
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We investigated the UIS capability for superjunction MOSFETs with respect to the external gate resistance (R-g) and the charge imbalance (CIB) by experiments as well as device simulations. Measured UIS capability depends not only on the CIB but also on the R-g. Higher UIS capability was exhibited for small R-g than for large Rg as deviating the CIB to Q(n)<Q(p) while the difference by R-g was small for Q(n)=Q(p). The device simulations indicated that the device destruction by UIS is assumed to be related to the re-conduction of channel current (I-ch). When the R-g is small, I-ch turns off once while V-ds has not increased enough to generate impact ionization. This transient behavior is different from the one for large R-g. After that, I-ch re-conduction occurs due to the high electric field beneath the MOS gate for Q(n)=Q(p) but suppressed for Q(n)<Q(p). The graded doping for N-column which reduces phosphorus concentration near the surface helps to suppress the reconduction and improves the UIS capability for small R-g condition.
引用
收藏
页码:335 / 338
页数:4
相关论文
共 50 条
  • [1] A Novel SONOS Gate Power MOSFET With Excellent UIS Capability
    Zhou, Xianda
    Ng, Jacky C. W.
    Sin, Johnny K. O.
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (10) : 1415 - 1417
  • [2] Breakthrough of Drain Current Capability and On-Resistance Limits by Gate-Connected Superjunction MOSFET
    Saito, Wataru
    PRODCEEDINGS OF THE 2018 IEEE 30TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2018, : 36 - 39
  • [3] Failure Analysis and Improvement of Superjunction MOSFET under UIS Stress Condition
    Ren, Min
    Ma, Yining
    Zhong, Shengrong
    Li, Wei
    Wu, Songrong
    Li, Zehong
    Gao, Wei
    Zhang, Bo
    2019 IEEE 26TH INTERNATIONAL SYMPOSIUM ON PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2019,
  • [4] Gamma Ray on Superjunction MOSFET and Gate Ringing
    Song, Sangyun
    Kim, Dong-seok
    Kang, Hyemin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (07) : 4008 - 4014
  • [5] UIS Analysis and Characterization of the SONOS Gate Power MOSFET
    Zhou, Xianda
    Ng, Jacky C. W.
    Sin, Johnny K. O.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (02) : 408 - 413
  • [6] GATE RESISTANCE INFLUENCE ON THE IMPEDANCE MATCHING FOR COMMON GATE MOSFET AMPLIFIERS
    Andriesei, C.
    Temcamani, F.
    2011 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS 2011), 34TH EDITION, VOLS 1 AND 2, 2011, : 391 - 394
  • [7] Trench-gate-integrated superjunction lateral double-diffused MOSFET with low specific on-resistance
    Onishi, Yasuhiko
    Hashimoto, Yoshio
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (08)
  • [8] New Failure Mechanism Induced by Current Limit for Superjunction MOSFET Under Single-Pulse UIS Stress
    Tong, Xin
    Liu, Siyang
    Sun, Weifeng
    Wu, Jianhui
    Yang, Zhuo
    Zhu, Yuanzheng
    Ni, Lihua
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (07) : 3483 - 3489
  • [9] An Assessment of Step Patterned Gate Oxide Superjunction Trench MOSFET for Potential Benefits
    Payal Nautiyal
    Alok Naugarhiya
    Shrish Verma
    Journal of Electronic Materials, 2019, 48 : 8156 - 8162
  • [10] An Improved RF MOSFET Model Including Scalable Gate Resistance and External Inductances
    Cha, Jiyong
    Cha, Jun-Young
    Jung, Dae-Hyoun
    Lee, Seonghearn
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 431 - 432