Optimized design of high fan-in multiplexers using tri-state buffers

被引:6
作者
Alioto, M [1 ]
Di Cataldo, G [1 ]
Palumbo, G [1 ]
机构
[1] Univ Catania, Dipartimento Elettr Elettr & Sistemist, I-95125 Catania, Italy
关键词
address decoder; CMOS digital integrated circuits; column decoder; multiplexer; multiplexing;
D O I
10.1109/TCSI.2002.803246
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a strategy to design high-fan-in multiplexers with minimum delay is proposed. The work extends the optimization proposed in Lin, 2000, to the case of switches with driving capability, that exhibit better performance in terms of noise immunity as well as being suitable for voltage scaling, which are becoming increasingly important properties in today's CMOS technologies. Moreover, the design strategy explicitly accounts for wiring parasitics in design equations. The criteria found are simple and useful right from the early design phases, as well as being independent of the technology used. In addition, an approximate expression of delay is given to predict the speed performance achievable for a given process before actually carrying out the optimized design. As a design example, a 256-input multiplexer was designed and simulated after extracting the parasitics from layout using a 0.35-mum CMOS process. The predicted delay agrees well with simulation data.
引用
收藏
页码:1500 / 1505
页数:6
相关论文
共 10 条
[1]  
CHANDRAKASAN A, 2001, DESIGN HIFH PERFORMA
[2]   The future of wires [J].
Ho, R ;
Mai, KW ;
Horowitz, MA .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :490-504
[3]  
Leblebici Yusuf, 1996, CMOS DIGITAL INTEGRA
[4]   On the design of fast large fan-in CMOS multiplexers [J].
Lin, MB .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2000, 19 (08) :963-967
[5]  
RABAEY J, 1997, LOW POWER DESIGN MET
[6]  
Rabaey JanM., 1996, DIGITAL INTEGRATED C
[7]   Impact of small process geometries on microarchitectures in systems on a chip [J].
Sylvester, D ;
Keutzer, K .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :467-489
[9]  
WESTE NHE, 1993, PRINCIPLES CMOS VLSI
[10]   Low-power logic styles: CMOS versus pass-transistor logic [J].
Zimmermann, R ;
Fichtner, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (07) :1079-1090