Reliable and High Performance STT-MRAM Architectures based on Controllable-Polarity Devices

被引:0
|
作者
Shamsi, Kaveh [1 ]
Bi, Yu [1 ]
Jin, Yier [1 ]
Gaillardon, Pierre-Emmanuel [2 ]
Niemier, Michael [3 ]
Hu, X. Sharon [3 ]
机构
[1] Univ Cent Florida, Dept Elect Engn & Comp Sci, Orlando, FL 32816 USA
[2] Ecole Polytech Fed Lausanne, CH-1015 Lausanne, Switzerland
[3] Univ Notre Dame, Dept Comp Sci & Engn, Notre Dame, IN 46556 USA
关键词
RAM;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Source degeneration of access devices in the parallel (P)-> anti-parallel (AP) switching in Spin Transfer Torque Magnetic Random Access Memories (STT-MRAM) has ultimately been a limiting factor in the operational speed of these types of memories. In this work, new architectures for memory single-cells and arrays of cells are presented that utilize Schottky-Barrier Silicon Nanowire Field Effect Transistors with polarity control capabilities (e.g., SiNW-FETs), to substantially increase the performance of STT-MRAM, specifically Multi-Level Cell (MLC) STT-MRAM. The proposed design offers built-in reliability improvement as it omits one of the available four states in the MLC STT-MRAM memory facilitating the resistance level detection for peripheral circuitry. Our simulation results of the developed memory cell show 49.7% reductions in P -> AP switching time, as well as 51.3% increases in available drive current under 1.4V supply voltage when compared to FinFET 22nm technology. With respect to memory arrays, the proposed architecture demonstrates an average write latency reduction of 37% in comparison with FinFET 22nm technology node.
引用
收藏
页码:343 / 350
页数:8
相关论文
共 50 条
  • [1] Design considerations and strategies for high-reliable STT-MRAM
    Zhao, W. S.
    Devolder, T.
    Lakys, Y.
    Klein, J. O.
    Chappert, C.
    Mazoyer, P.
    MICROELECTRONICS RELIABILITY, 2011, 51 (9-11) : 1454 - 1458
  • [2] Opportunistic Write for Fast and Reliable STT-MRAM
    Sayed, Nour
    Ebrahimi, Mojtaba
    Bishnoi, Rajendra
    Tahoori, Mehdi B.
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 554 - 559
  • [3] Improving Write Performance for STT-MRAM
    Bishnoi, Rajendra
    Ebrahimi, Mojtaba
    Oboril, Fabian
    Tahoori, Mehdi B.
    IEEE TRANSACTIONS ON MAGNETICS, 2016, 52 (08)
  • [4] STT-MRAM that works at high temperatures
    Zeissler, Katharina
    NATURE ELECTRONICS, 2023, 6 (03) : 180 - 180
  • [5] STT-MRAM that works at high temperatures
    Katharina Zeissler
    Nature Electronics, 2023, 6 : 180 - 180
  • [6] Enabling a Reliable STT-MRAM Main Memory Simulation
    Asifuzzaman, Kazi
    Sanchez Verdejo, Rommel
    Radojkovic, Petar
    MEMSYS 2017: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2017, : 283 - 292
  • [7] Embedded Systems to High Performance Computing using STT-MRAM
    Senni, Sophiane
    Delobelle, Thibaud
    Coi, Odilia
    Peneau, Pierre-Yves
    Torres, Lionel
    Gamatie, Abdoulaye
    Benoit, Pascal
    Sassatelli, Gilles
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 536 - 541
  • [8] An STT-MRAM Based Strong PUF
    Khaleghi, Soroush
    Vinella, Paolo
    Banerjee, Soumya
    Rao, Wenjing
    Proceedings of the 2016 IEEE/ACM International Symposium on Nanoscale Architectures (NANOARCH), 2016, : 129 - 134
  • [9] Strain-engineering for high-performance STT-MRAM
    Low-power Electronics Association and Project , West 7, 16-1 Onogawa, Tsukuba, Ibaraki, 305-8569, Japan
    Dig Tech Pap Symp VLSI Technol, 2011, (212-213):
  • [10] Quantitative Evaluation of Reliability and Performance for STT-MRAM
    Zhang, Liuyang
    Todri-Sanial, Aida
    Kang, Wang
    Zhang, Youguang
    Torres, Lionel
    Cheng, Yuanqing
    Zhao, Weisheng
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1150 - 1153