A high speed graphics DRAM with low power and low noise data bus inversion in 54nm CMOS

被引:0
|
作者
Kwack, Seung-Wook [1 ,2 ]
Kwack, Kae-Dal [1 ]
机构
[1] Hanyang Univ, Dept Elect & Comp Engn, Semicond Lab, Seoul 133791, South Korea
[2] Hynix Semicond Inc, Graph Design Team, Icheon Si 467701, Kyoungki Do, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2009年 / 6卷 / 17期
关键词
DMV; AMV; DBI; DBI DC;
D O I
10.1587/elex.6.1297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high speed 1Gb GDDR3 Graphics DRAM using data bus inversion (DBI) DC mode in order to achieve low power and low noise in DRAM. A DBI, digital majority voter (DMV) circuit and the Global I/O (GIO) control circuit on the DBI DC mode are newly proposed. In this DMV, The current of GIO toggle pattern is consumed less than 47% compared with the analog majority voter (AMV). The voltage fluctuation wave form of the data eye is also reduced in accordance with DBI on the operation mode. Using the proposed DBI scheme can produce almost stable signal integrity of the DQs against high speed operation. The DBI is fabricated using 54 nm technology.
引用
收藏
页码:1297 / 1303
页数:7
相关论文
共 50 条
  • [31] Low Power Low Phase Noise 60 GHz Multichannel Transceiver in 28 nm CMOS for Radar Applications
    Rimmelspacher, Johannes
    Ciocoveanu, Radu
    Steffan, Giovanni
    Bassi, Matteo
    Issakov, Vadim
    2020 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2020, : 19 - 22
  • [32] Poster: Design Consideration of 60 GHz Low Power Low-noise Amplifier in 65 nm CMOS
    Chen, Zhe
    Gao, Hao
    van Dommele, Rainier
    Milosevic, Dusan
    Baltus, Peter G. M.
    2016 IEEE SYMPOSIUM ON COMMUNICATIONS AND VEHICULAR TECHNOLOGY IN THE BENELUX (SCVT), 2016,
  • [33] Low Voltage, Low Power, High Linearity, High Speed CMOS Voltage Mode Analog Multiplier
    Akshatha, B. C.
    Kumar, A. Vijay
    2009 SECOND INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING AND TECHNOLOGY (ICETET 2009), 2009, : 1120 - 1125
  • [34] Low Power High Data Rate GHz Range Receiver in 40nm CMOS Technology
    Yu, XiaoPeng
    Lu, ZhengHao
    Lim, Wei Meng
    Yeo, Kiat Seng
    Liu, Yang
    Yan, X. L.
    Hu, Changhui
    2011 INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2011,
  • [35] CMOS comparators for high-speed and low-power applications
    Menendez, Eric R.
    Maduike, Dumezie K.
    Garg, Rajesh
    Khatri, Sunil P.
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 76 - +
  • [36] High-speed and low-power CMOS priority encoders
    Wang, JS
    Huang, CH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (10) : 1511 - 1514
  • [37] HIGH-SPEED LOW-POWER CMOS STATIC RAMS
    YASUI, T
    MASUHARA, T
    MINATO, O
    ELECTRONIC ENGINEERING, 1981, 53 (650): : 51 - &
  • [38] Low power approaches to high speed CMOS current steering DACs
    Mercer, Douglas A.
    PROCEEDINGS OF THE IEEE 2006 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2006, : 153 - 160
  • [39] Low Power and High Speed Static CMOS Digital Magnitude Comparators
    Efstathiou, C.
    Dimolikas, K.
    Papaioannou, C.
    Tsiatouhas, Y.
    2018 25TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2018, : 249 - 252
  • [40] Low Power High Speed CMOS Interface for MOS Gas Sensors
    Stahl-Offergeld, M.
    Hohe, H. -P
    Hackner, M.
    EUROSENSORS 2015, 2015, 120 : 1046 - 1049