A high speed graphics DRAM with low power and low noise data bus inversion in 54nm CMOS

被引:0
|
作者
Kwack, Seung-Wook [1 ,2 ]
Kwack, Kae-Dal [1 ]
机构
[1] Hanyang Univ, Dept Elect & Comp Engn, Semicond Lab, Seoul 133791, South Korea
[2] Hynix Semicond Inc, Graph Design Team, Icheon Si 467701, Kyoungki Do, South Korea
来源
IEICE ELECTRONICS EXPRESS | 2009年 / 6卷 / 17期
关键词
DMV; AMV; DBI; DBI DC;
D O I
10.1587/elex.6.1297
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high speed 1Gb GDDR3 Graphics DRAM using data bus inversion (DBI) DC mode in order to achieve low power and low noise in DRAM. A DBI, digital majority voter (DMV) circuit and the Global I/O (GIO) control circuit on the DBI DC mode are newly proposed. In this DMV, The current of GIO toggle pattern is consumed less than 47% compared with the analog majority voter (AMV). The voltage fluctuation wave form of the data eye is also reduced in accordance with DBI on the operation mode. Using the proposed DBI scheme can produce almost stable signal integrity of the DQs against high speed operation. The DBI is fabricated using 54 nm technology.
引用
收藏
页码:1297 / 1303
页数:7
相关论文
共 50 条
  • [1] An 80 nm 4 Gb/s/pin 32 bit 512 Mb GDDR4 graphics DRAM with low power and low noise data bus inversion
    Bae, Seung-Jun
    Park, Kwang-Il
    Ihm, Jeong-Don
    Song, Ho-Young
    Lee, Woo-Jin
    Kim, Hyun-Jin
    Kim, Kyoung-Ho
    Park, Yoon-Sik
    Park, Min-Sang
    Lee, Hong-Kyong
    Bang, Sam-Young
    Moon, Gil-Shin
    Hwang, Seok-Won
    Cho, Young-Chul
    Hwang, Sang-Jun
    Kim, Dae-Hyun
    Lim, Ji-Hoon
    Kim, Jae-Sung
    Kim, Sung-Hoon
    Jang, Seong-Jin
    Choi, Joo Sun
    Jun, Young-Hyun
    Kim, Kinam
    Cho, Soo-In
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 121 - 131
  • [2] Low power high-speed multithreshold voltage CMOS bus architectures
    Rjoub, A
    Koufopavlou, O
    COMPUTERS & ELECTRICAL ENGINEERING, 2004, 30 (04) : 269 - 280
  • [3] Low power low noise high speed tunable CMOS radiation detection system
    Galan, J.
    Sanchez-Raya, M.
    Lopez-Ahumada, R.
    Sanchez-Rodriguez, T.
    Martel, I.
    Jimenez, R.
    MICROELECTRONICS JOURNAL, 2014, 45 (10) : 1319 - 1326
  • [4] A Low power High speed Envelope detector for Serial data systems in 45nm CMOS
    Seth, Sumantra
    Thinakaran, Rajavelu
    Chakravarty, Sujoy
    Sinha, Vikas
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 49 - 52
  • [5] A low power low noise amplifier with subthreshold operation in 130 nm CMOS technology
    Song, Ickhyun
    Jhon, Hee-Sauk
    Jung, Hakchul
    Koo, Minsuk
    Shin, Hyungcheol
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2008, 50 (11) : 2762 - 2764
  • [6] A Low-Power Low-Noise Biopotential Amplifier in 28 nm CMOS
    Koleibi, Esmaeil Ranjbar
    Benhouria, Maher
    Koua, Konin
    Lemaire, William
    Roy, Sebastien
    Fontaine, Rejean
    2022 20TH IEEE INTERREGIONAL NEWCAS CONFERENCE (NEWCAS), 2022, : 143 - 147
  • [7] Design of a high-speed, low-noise CMOS data output buffer
    Haque, Rezaul
    Sendrowski, Andrzej
    Baltar, Bob
    Monasa, Saad
    INTEGRATION-THE VLSI JOURNAL, 2006, 39 (03) : 252 - 266
  • [8] A 2.4 GHz CMOS Ultra Low Power Low Noise Amplifler Design with 65 nm CMOS Technology
    Koo, MinSuk
    Jung, Hakchul
    Song, Ickhyun
    Jhon, Hee-Sauk
    Shin, Hyungcheol
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1480 - 1483
  • [9] Reduced comparator high speed low power ADC using 90 nm CMOS technology
    Manish Goswami
    Dharmendra Mani Varma
    B. R. Saloni
    Analog Integrated Circuits and Signal Processing, 2013, 74 : 267 - 278
  • [10] Reduced comparator high speed low power ADC using 90 nm CMOS technology
    Goswami, Manish
    Varma, Dharmendra Mani
    Saloni
    Singh, B. R.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 74 (01) : 267 - 278