Optimal design towards enhancement of board-level thermomechanical reliability of wafer-level chip-scale packages

被引:27
作者
Lai, Yi-Shao [1 ]
Wang, Tong Hong [1 ]
机构
[1] Adv Semicond Engn Inc, Stress Reliabil Lab, Kaohsiung, Taiwan
关键词
D O I
10.1016/j.microrel.2006.04.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we study board-level thermomechanical reliability of a wafer-level chip-scale package subjected to an accelerated thermal cycling test condition. Different control factors are considered for a robust design towards enhancement of the thermal fatigue resistance of solder joints. These factors include diameter, pitch, and standoff of the solder joints, size of the solder connection opening on the die side, thickness of the pad on the test board, thickness of the test board, and dimension of the die. The Taguchi method along with the technique of analysis of variance are applied in the robust design process. Importance of these factors on the thermomechanical reliability of the package is ranked and the resulting robust design is further verified. (c) 2006 Elsevier Ltd. All rights reserved.
引用
收藏
页码:104 / 110
页数:7
相关论文
共 19 条
[1]   Reliability enhancement of electronic packages by design of optimal parameters [J].
Batra, A ;
Ramachandran, P ;
Sathyanarayanan, P ;
Lu, S ;
Srihari, H .
MICROELECTRONICS RELIABILITY, 2004, 44 (07) :1157-1163
[2]   Effect of simulation methodology on solder joint crack growth correlation and fatigue life prediction [J].
Darveaux, R .
JOURNAL OF ELECTRONIC PACKAGING, 2002, 124 (03) :147-154
[3]   USING STATISTICALLY DESIGNED EXPERIMENTS TO IMPROVE RELIABILITY AND TO ACHIEVE ROBUST RELIABILITY [J].
HAMADA, M .
IEEE TRANSACTIONS ON RELIABILITY, 1995, 44 (02) :206-215
[4]   Design optimization and reliability of PWB level electronic package [J].
Jagarkal, SG ;
Hossain, MM ;
Agonafer, D ;
Lulu, M ;
Reh, S .
ITHERM 2004, VOL 2, 2004, :368-376
[5]  
KAO CL, IN PRESS J CHIN I EN
[6]  
LAI YS, IN PRESS IEEE T COMP
[7]  
Lu H, 2002, EL PACKAG TECH CONF, P338, DOI 10.1109/EPTC.2002.1185694
[8]   APPLICATION OF THE TAGUCHI METHOD ON THE ROBUST DESIGN OF MOLDED 225 PLASTIC BALL GRID ARRAY PACKAGES [J].
MERTOL, A .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1995, 18 (04) :734-743
[9]   Optimization of high pin count cavity up enhanced plastic ball grid array (EPBGA) packages for robust design [J].
Mertol, A .
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1997, 20 (04) :376-388
[10]   Application of the Taguchi method to chip scale package (CSP) design [J].
Mertol, A .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2000, 23 (02) :266-276