Concurrent Error Detection in Digit-Serial Normal Basis Multiplication over GF(2m)

被引:5
作者
Lee, Chiou-Yng
机构
来源
2008 22ND INTERNATIONAL WORKSHOPS ON ADVANCED INFORMATION NETWORKING AND APPLICATIONS, VOLS 1-3 | 2008年
关键词
D O I
10.1109/WAINA.2008.40
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Parity prediction schemes have been widely studied in the past. Recently, it has been demonstrated that this prediction scheme can achieve Fault-Secureness in arithmetic circuits for stuck-at and stuck-open faults. For most cryptographic applications, encryption/decryption algorithms rely on computations in very large finite fields. The hardware implementation may require millions of logic gates and this may lead to the generation of erroneous outputs by the multiplier. In this paper, a concurrent error detection (CED) technique is used in the digit-serial basis multiplier over finite fields of characteristic two. It is shown that all types of normal basis multipliers possess the same parity prediction function.
引用
收藏
页码:1499 / 1504
页数:6
相关论文
共 22 条
[11]   Low-complexity bit-parallel systolic Montgomery multipliers for special classes of GF(2m) [J].
Lee, CY ;
Horng, JS ;
Jou, IC ;
Lu, EH .
IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (09) :1061-1070
[12]  
LEE CY, 2006, J COMPUTER SCI TECHN, V21
[13]  
Lidl R., 1994, INTRO FINITE FIELDS
[14]  
Lu CC, 1997, IEEE T COMPUT, V46, P588, DOI 10.1109/12.589230
[15]  
MacWilliams F. J., 1977, The theory of error-correcting codes. II
[16]  
MESSERGES TS, 1999, LNCS, V1717
[17]  
*NAT I STAND TECHN, 2000, FIPS PUBL, V1862
[18]   A new construction of Massey-Omura parallel multiplier over GF(2m) [J].
Reyhani-Masoleh, A ;
Hasan, MA .
IEEE TRANSACTIONS ON COMPUTERS, 2002, 51 (05) :511-520
[19]   Fault detection architectures for field multiplication using polynomial bases [J].
Reyhani-Masoleh, Arash ;
Hasan, M. Anwar .
IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (09) :1089-1103
[20]  
REYHANIMASOLEH A, 2004, ACM T EMBED COMPUT S, V3, P575, DOI DOI 10.1145/1015047.1015053