Low Trap Density in InAs/High-k Nanowire Gate Stacks with Optimized Growth and Doping Conditions

被引:31
作者
Wu, Jun [1 ]
Babadi, Aein Shiri [1 ]
Jacobsson, Daniel [2 ]
Colvin, Jovana [3 ]
Yngman, Sofie [3 ]
Timm, Rainer [3 ]
Lind, Erik [1 ]
Wemersson, Lars-Erik [1 ]
机构
[1] Lund Univ, Elect & Informat Technol, POB 118, SE-22100 Lund, Sweden
[2] Lund Univ, Solid State Phys, POB 118, SE-22100 Lund, Sweden
[3] Lund Univ, Synchrotron Radiat Res, POB 118, SE-22100 Lund, Sweden
基金
瑞典研究理事会;
关键词
Nanowire; C-V; D-it; growth; doping; crystalline phase; ATOMIC-SCALE STRUCTURE; ZINC BLENDE; INAS NANOWIRES; CAPACITORS; WURTZITE; SURFACES; MOSFETS; SILICON; SI; TRANSISTORS;
D O I
10.1021/acs.nanolett.5b05253
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
In this paper, we correlate the growth of InAs nanowires with the detailed interface trap density (D-it) profile of the vertical wrap-gated InAs/high-k nanowire semiconductor-dielectric gate stack. We also perform the first detailed characterization and optimization of the influence of the in situ doping supplied during the nanowire epitaxial growth on the sequential transistor gate stack quality. Results show that the intrinsic nanowire channels have a significant reduction in D-it as compared to planar references. It is also found that introducing tetraethyltin (TESn) doping during nanowire growth severely degrades the D-it profile. By adopting a high temperature, low V/III ratio tailored growth scheme, the influence of doping is minimized. Finally, characterization using a unique frequency behavior of the nanowire capacitance-voltage (C-V) characteristics reveals a change of the dopant incorporation mechanism as the growth condition is changed.
引用
收藏
页码:2418 / 2425
页数:8
相关论文
共 50 条
  • [41] Epitaxial lanthanide oxide thin films on Si for high-k gate dielectric application: Growth optimization and defect passivation
    Chaudhuri, Ayan Roy
    Fissel, Andrea
    Osten, Hans Joerg
    JOURNAL OF MATERIALS RESEARCH, 2017, 32 (04) : 699 - 716
  • [42] Effect of negative bias temperature instability induced by a low stress voltage on nanoscale high-k/metal gate pMOSFETs
    Lee, Seonhaeng
    Kim, Cheolgyu
    Kim, Hyeokjin
    Kim, Gang-Jun
    Seo, Ji-Hoon
    Son, Donghee
    Kang, Bongkoo
    MICROELECTRONICS RELIABILITY, 2013, 53 (9-11) : 1351 - 1354
  • [43] Preparation of Native Oxide and Carbon-Minimized Ge Surface by NH4OH-Based Cleaning for High-k/Ge MOS Gate Stacks
    Seo, H.
    Chung, K. B.
    Long, J. P.
    Lucovsky, G.
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2009, 156 (11) : H813 - H817
  • [44] Impact of sputter deposited TaN and TiN metal gates on ZrO2/Ge and ZrO2/Si high-k dielectric gate stacks
    Henkel, C.
    Abermann, S.
    Bethge, O.
    Klang, P.
    Bertagnolli, E.
    ULIS 2009: 10TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION OF SILICON, 2009, : 197 - 200
  • [45] Low Temperature (Down to 6 K) and Quantum Transport Characteristics of Stacked Nanosheet Transistors with a High-K/Metal Gate-Last Process
    Zhu, Xiaohui
    Cao, Lei
    Wang, Guilei
    Yin, Huaxiang
    NANOMATERIALS, 2024, 14 (11)
  • [46] HIGH-k GATE DIELECTRIC: AMORPHOUS Ta/La2O3 FILMS GROWN ON Si AT LOW PRESSURE
    Bahari, Ali
    Khorshidi, Zahra
    SURFACE REVIEW AND LETTERS, 2014, 21 (06)
  • [47] Trap state passivation improved hot-carrier instability by zirconium-doping in hafnium oxide in a nanoscale n-metal-oxide semiconductor-field effect transistors with high-k/metal gate
    Liu, Hsi-Wen
    Chang, Ting-Chang
    Tsai, Jyun-Yu
    Chen, Ching-En
    Liu, Kuan-Ju
    Lu, Ying-Hsin
    Lin, Chien-Yu
    Tseng, Tseung-Yuen
    Cheng, Osbert
    Huang, Cheng-Tung
    Ye, Yi-Han
    APPLIED PHYSICS LETTERS, 2016, 108 (17)
  • [48] Fabrication of advanced La-incorporated Hf-silicate gate dielectrics using physical-vapor-deposition-based in situ method and its effective work function modulation of metal/high-k stacks
    Arimura, Hiroaki
    Oku, Yudai
    Saeki, Masayuki
    Kitano, Naomu
    Hosoi, Takuji
    Shimura, Takayoshi
    Watanabe, Heiji
    JOURNAL OF APPLIED PHYSICS, 2010, 107 (03)
  • [49] Mismatch of dielectric constants at the interface of nanometer metal-oxide-semiconductor devices with high-K gate dielectric impacts on the inversion charge density
    Mao, Ling-Feng
    PRAMANA-JOURNAL OF PHYSICS, 2011, 76 (04): : 657 - 666
  • [50] Performance Enhancement of Pentacene-Based Organic Thin-Film Transistors Using a High-K PVA/Low-K PVP Bilayer as the Gate Insulator
    Fan, Ching-Lin
    Tsao, Hou-Yen
    Shiah, Yu-Shien
    Yao, Che-Wei
    Cheng, Po-Wei
    POLYMERS, 2021, 13 (22)