An Open-Source SATA Core for Virtex-4 FPGAs

被引:0
|
作者
Gorman, Cory [1 ]
Siqueira, Paul [1 ]
Tessier, Russell [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this demonstration, we present an open-source Serial ATA core designed for Virtex-4 FPGAs. This core utilizes the RocketIO Multi-Gigabit Transceiver (MGT) of the Virtex-4 to interface with hard drives at SATA Generation 1 (SATA I, 1.5 Gb/s) and Generation 2 (SATA II, 3.0 Gb/s) speeds. A full design hierarchy from host software to the physical layer is provided with the distribution to facilitate design use. A simple, FIFO interface allows for easy integration with other FPGA modules. The demonstration illustrates the correct write and read behavior of the core using a Xilinx ML405 board and a solid state disk. The peak transfer rate of the core for SATA I (130 MB/s) is demonstrated. Our goal for the demonstration is to educate the reconfigurable computing community regarding the availability of the core and to illustrate its capabilities.
引用
收藏
页码:454 / 457
页数:4
相关论文
共 50 条
  • [21] Reconfigurable Computing for Reactive Robotics Using Open-Source FPGAs
    Canas, Jose M.
    Fernandez-Conde, Jesus
    Vega, Julio
    Ordonez, Juan
    ELECTRONICS, 2022, 11 (01)
  • [22] An Open-Source Fast Parallel Routing Approach for Commercial FPGAs
    Zang, Xinshi
    Lin, Wenhao
    Lin, Shiju
    Liu, Jinwei
    Young, Evangeline F. Y.
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 164 - 169
  • [23] OpenFPGA: An Open-Source Framework for Agile Prototyping Customizable FPGAs
    Tang, Xifan
    Giacomin, Edouard
    Chauviere, Baudouin
    Alacchi, Aurelien
    Gaillardon, Pierre-Emmanuel
    IEEE MICRO, 2020, 40 (04) : 41 - 48
  • [24] Active Vibration Control of Composite Structures Using MicroBlaze™ Soft Core Processor on Virtex-4 FPGA
    Prakash, Shashikala
    Karthikeyan, C.
    Kumar, T. G. Renjith
    Radhakrishna, P.
    Ravikiran, P. G.
    JOURNAL OF LOW FREQUENCY NOISE VIBRATION AND ACTIVE CONTROL, 2014, 33 (02) : 139 - 161
  • [25] Xilinx推出Virtex-4系列多平台FPGA
    徐俊毅
    电子与电脑, 2004, (07) : 83 - 84
  • [26] FPGA Based TDC Using Virtex-4 ISERDES Blocks
    Imrek, J.
    Hegyesi, Gy.
    Kalinka, G.
    Molnar, J.
    Nagy, F.
    Valastyan, I.
    Szabo, Zs.
    2010 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD (NSS/MIC), 2010, : 1413 - 1415
  • [27] Single event upsets in Xilinx Virtex-4 FPGA devices
    George, J.
    Koga, R.
    Swift, G.
    Allen, G.
    Carmichael, C.
    Tseng, C. W.
    NSREC: 2006 IEEE RADIATION EFFECTS DATA WORKSHOP, WORKSHOP RECORD, 2006, : 109 - +
  • [28] BITSTREAM COMPRESSION TECHNIQUES FOR VIRTEX 4 FPGAS
    Sefan, Radu
    Cotofana, Sorin D.
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 323 - 328
  • [29] RWRoute: An Open-source Timing-driven Router for Commercial FPGAs
    Zhou, Yun
    Maidee, Pongstorn
    Lavin, Chris
    Kaviani, Alireza
    Stroobandt, Dirk
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2022, 15 (01)
  • [30] PoC-Align: An Open-Source Alignment Accelerator using FPGAs
    Preusser, Thomas B.
    Knodel, Oliver
    Spallek, Rainer G.
    2014 INTERNATIONAL CONFERENCE ON RECONFIGURABLE COMPUTING AND FPGAS (RECONFIG), 2014,