An Open-Source SATA Core for Virtex-4 FPGAs

被引:0
|
作者
Gorman, Cory [1 ]
Siqueira, Paul [1 ]
Tessier, Russell [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this demonstration, we present an open-source Serial ATA core designed for Virtex-4 FPGAs. This core utilizes the RocketIO Multi-Gigabit Transceiver (MGT) of the Virtex-4 to interface with hard drives at SATA Generation 1 (SATA I, 1.5 Gb/s) and Generation 2 (SATA II, 3.0 Gb/s) speeds. A full design hierarchy from host software to the physical layer is provided with the distribution to facilitate design use. A simple, FIFO interface allows for easy integration with other FPGA modules. The demonstration illustrates the correct write and read behavior of the core using a Xilinx ML405 board and a solid state disk. The peak transfer rate of the core for SATA I (130 MB/s) is demonstrated. Our goal for the demonstration is to educate the reconfigurable computing community regarding the availability of the core and to illustrate its capabilities.
引用
收藏
页码:454 / 457
页数:4
相关论文
共 50 条
  • [1] Design and Implementation of Open-Source SATA III Core for Stratix V FPGAs
    Guha, Sumedh
    Wang, Wen
    Ibraheem, Shafeeq
    Balakrishnan, Mahesh
    Szefer, Jakub
    2016 INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), 2016, : 237 - 240
  • [2] A NOVEL SEU, MBU AND SHE HANDLING STRATEGY FOR XILINX VIRTEX-4 FPGAS
    Iturbe, X.
    Azkarate, M.
    Martinez, I.
    Perez, J.
    Astarloa, A.
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 569 - +
  • [3] Bitstream-based simulation for configuration SEUs in Xilinx Virtex-4 FPGAs
    Ding, Lili
    Wang, Zhongming
    Chen, Wei
    Li, Yancun
    Zhang, Qingxiang
    Yu, Dengyun
    2016 16TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2016,
  • [4] A Built-in-self-test Method for DCMs in Xilinx Virtex-4 FPGAs
    Xiang, Zong Jie
    Xu, Dao Jin
    2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION ENGINEERING (ICECE 2018), 2018, : 51 - 54
  • [5] Built-In Self-Test of Programmable Clock Buffers in Virtex-4, Virtex-5 and Virtex-6 FPGAs
    Stroud, Charles E.
    Da Cunha, Neil S.
    PROCEEDINGS SSST 2011: 43RD IEEE SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2011, : 226 - 230
  • [6] Built-In Self-Test of Digital Signal Processors in Virtex-4 FPGAs
    Pulukuri, Mary D.
    Stroud, Charles E.
    SSST: 2009 41ST SOUTHEASTERN SYMPOSIUM ON SYSTEM THEORY, 2009, : 34 - 38
  • [7] Worst Case Error Rate Predictions and Mitigation Schemes for Virtex-4 FPGAs on Solar Orbiter
    Michel, Holger
    Bubenhagen, Frank
    Gruermann, Kai
    Lange, Tobias
    Fiethe, Bjoern
    Michalik, Harald
    2013 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS), 2013, : 1 - 8
  • [8] Flight Experience of the Xilinx Virtex-4
    Quinn, Heather
    Graham, Paul
    Morgan, Keith
    Baker, Zachary
    Caffrey, Michael
    Smith, Dave
    Wirthlin, Mike
    Bell, Randy
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (04) : 2682 - 2690
  • [9] Active Vibration Control of a Composite Wing Model using PZT Sensors/Actuators & Virtex-4 FPGAs
    Prakash, Shashikala
    Venkatasubramanyam, D. V.
    Krishnan, Bharath
    Pavate, Aravind
    Kabra, Hemant
    SECOND INTERNATIONAL CONFERENCE ON SMART MATERIALS AND NANOTECHNOLOGY IN ENGINEERING, 2009, 7493
  • [10] Open-source processor route for Lattice FPGAs
    IET Electronics Systems and Software, 2006, 4 (05): : 46 - 47