A low voltage SONOS nonvolatile semiconductor memory technology

被引:102
|
作者
White, MH [1 ]
Yang, YL [1 ]
Purwar, A [1 ]
French, ML [1 ]
机构
[1] AT&T BELL LABS,LUCENT TECHNOL,ALLENTOWN,PA 18103
基金
美国国家科学基金会;
关键词
EEPROM; nonvolatile semiconductor memory; SONGS;
D O I
10.1109/95.588573
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The triple-dielectric polysilicon-blocking oxide-silicon nitride-tunnel oxide-silicon (SONGS) structure is an attractive candidate for high density (EPROM)-P-2's suitable for semiconductor disks and as a replacement for high-density dynamic random access memories (DRAM's). Low programming voltages (5 V) and high endurance (greater than 10(7) cycles) are possible in this multidielectric technology as the intermediate Si3N4 layer is scaled to thicknesses of 50 Angstrom, The thin gate insulator and low programming voltage enable the scaling of the basic memory cell and associated complementary metal-oxide-semiconductor (CMOS) peripheral circuitry on the memory chip, A SONGS 1TC memory cell is proposed in a NOR architecture with a cell area of 6F(2), where F is the technology feature size, A 0.20 mu m feature size permits a 1TC area of 0.24 mu m(2) for advanced 1-Gb nonvolatile semiconductor memory chips, A physical model is presented to characterize the erase/write, retention and endurance properties of the nonvolatile semiconductor memory (NVSM) SONOS device.
引用
收藏
页码:190 / 195
页数:6
相关论文
共 50 条
  • [31] Multi-level vertical channel SONOS nonvolatile memory on SOI
    Lee, YK
    Sung, SK
    Sim, JS
    Lee, CJ
    Kim, TH
    Lee, SH
    Lee, JD
    Park, BG
    Lee, DH
    Kim, YW
    2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 208 - 209
  • [32] Device-aware inference operations in SONOS nonvolatile memory arrays
    Bennett, Christopher H.
    Xiao, T. Patrick
    Dellana, Ryan
    Feinberg, Ben
    Agarwal, Sapan
    Marinella, Matthew J.
    Agrawal, Vineet
    Prabhakar, Venkatraman
    Ramkumar, Krishnaswamy
    Hinh, Long
    Saha, Swatilekha
    Raghavan, Vijay
    Chettuvetty, Ramesh
    2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [33] Charge retention of scaled SONOS nonvolatile memory devices at elevated temperatures
    Yang, YL
    White, MH
    SOLID-STATE ELECTRONICS, 2000, 44 (06) : 949 - 958
  • [34] Electrical characterization of ONO triple dielectric in SONOS nonvolatile memory devices
    Bu, JK
    White, MH
    SOLID-STATE ELECTRONICS, 2001, 45 (01) : 47 - 51
  • [35] DIFMOS - FLOATING-GATE ELECTRICALLY ERASABLE NONVOLATILE SEMICONDUCTOR MEMORY TECHNOLOGY
    GOSNEY, WM
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1977, 24 (05) : 594 - 599
  • [36] AC-SONOS: A single-poly, assist-charge induced source-side-injection SONOS low power nonvolatile memory
    Lee, MH
    Wu, JY
    Kuo, MC
    Hsu, TH
    Lung, HL
    Huang, TY
    Liu, R
    Lu, CY
    PROCEEDINGS OF ESSDERC 2005: 35TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2005, : 505 - 508
  • [37] ELECTRICALLY REPROGRAMABLE NONVOLATILE SEMICONDUCTOR MEMORY
    TARUI, Y
    NAGAI, K
    HAYASHI, Y
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1972, SC 7 (05) : 369 - &
  • [38] High speed sense amplifier circuit for low-voltage SONOS memory systems
    Yang, GJ
    Pan, LY
    Wu, D
    Zhu, J
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 195 - 198
  • [39] Nanoelectromechanical torsion switch of low operation voltage for nonvolatile memory application
    Xiang, Wenfeng
    Lee, Chengkuo
    APPLIED PHYSICS LETTERS, 2010, 96 (19)
  • [40] Ferroelectric nonvolatile memory technology
    Sumi, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1996, E79C (06) : 812 - 818