A 25.6-27.5GHz Phase-Locked Loop for SerDes Transceiver Clocking in 5nm FinFET

被引:1
作者
Lu, Ping [1 ]
机构
[1] Microsoft, Silicon Dev SVC, Redmond, WA 98052 USA
来源
2021 IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS) | 2021年
关键词
PLL; jitter; VCO; SerDes; PAM4; transmitter; receiver;
D O I
10.1109/NORCAS53631.2021.9599863
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a 25.6-27.5GHz integer-N Phase-Locked Loop (PLL) implemented in a 5nm FinFET process technology. The PLL incorporates a class-B LC VCO, a low-ripple PFD+CP and a wide-range programmable feedback divider. Targeting at 26.56GHz for a 106Gb/s Serializer-Deserializer (SerDes) application, the test chip achieves <90fs-rms jitter (integrated from 100Hz to Nyquist frequency) and <-120dBc reference spur with a CDR high-pass bandwidth of 4MHz, for a power consumption of similar to 28mW from 0.875V supply.
引用
收藏
页数:4
相关论文
共 5 条
  • [1] A 112 Gb/s PAM-4 56 Gb/s NRZ Reconfigurable Transmitter With Three-Tap FFE in 10-nm FinFET
    Kim, Jihwan
    Balankutty, Ajay
    Dokania, Rajeev K.
    Elshazly, Amr
    Kim, Hyung Seok
    Kundu, Sandipan
    Shi, Dan
    Weaver, Skyler
    Yu, Kai
    O'Mahony, Frank
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (01) : 29 - 42
  • [2] 112-Gb/s PAM4 ADC-Based SERDES Receiver With Resonant AFE for Long-Reach Channels
    Krupnik, Yoel
    Perelman, Yevgeny
    Levin, Itamar
    Sanhedrai, Yosi
    Eitan, Roee
    Khairi, Ahmad
    Shifman, Yizhak
    Landau, Yoni
    Virobnik, Udi
    Dolev, Noam
    Meisler, Alon
    Cohen, Ariel
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (04) : 1077 - 1085
  • [3] A 100Gb/s-8.3dBm-Sensitivity PAM-4 Optical Receiver with Integrated TIA, FFE and Direct-Feedback DFE in 28nm CMOS
    Li, Hao
    Sharma, Jahnavi
    Hsu, Chun-Ming
    Balamurugan, Ganesh
    Jaussi, James
    [J]. 2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 190 - +
  • [4] oiforum, EL JITTL INT AGR 6G
  • [5] Richarmod G., CLOCK JITTER DEMYSTI