Highly efficient, limited range multipliers for LUT-based FPGA architectures

被引:16
作者
Turner, RH [1 ]
Woods, RF [1 ]
机构
[1] Queens Univ Belfast, Inst Elect Commun & Informat Technol, Belfast, Antrim, North Ireland
关键词
discrete cosine transform (DCT); multiplier-less multiplier blocks; poly-phase filters; reconfigurable multipliers; signed digit encoding;
D O I
10.1109/TVLSI.2004.833399
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel design technique for deriving highly efficient multipliers that operate on a limited range of multiplier values is presented. Using the technique, Xilinx Virtex field programmable gate array (FPGA) implementations for a discrete cosine transform and poly-phase filter were derived with area reductions of 31%-70% and speed increases of 5%-35% when compared to designs using general-purpose multipliers. The technique gives superior results over other fixed coefficient methods and is applicable to a range of FPGA technologies.
引用
收藏
页码:1113 / 1117
页数:5
相关论文
共 12 条
[1]   Mapping multi-mode circuits to LUT-based FPGA using embedded MUXes [J].
Courtney, T ;
Turner, R ;
Woods, R .
10TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2002, :318-319
[2]   USE OF MINIMUM-ADDER MULTIPLIER BLOCKS IN FIR DIGITAL-FILTERS [J].
DEMPSTER, AG ;
MACLEOD, MD .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (09) :569-577
[3]  
FEHER B, 1993, P EUR 93 19 S MICR M, P345
[4]  
GOSLIN GR, 1995, P DSPX 1995 JAN, P565
[5]  
Hunter J, 1998, INT CONF ACOUST SPEE, P2997, DOI 10.1109/ICASSP.1998.678156
[6]  
KEAN T, 1996, LECT NOTES COMPUTER, V1142, P230
[7]  
LI D, 1995, IEEE T CIRCUITS SYST, V42, pJ51
[8]  
Omondi A.R., 1994, Computer arithmetic systems: Algorithms, architecture and implementation
[9]   Automating production of run-time reconfigurable designs [J].
Shirazi, N ;
Luk, W ;
Cheung, PYK .
IEEE SYMPOSIUM ON FPGAS FOR CUSTOM COMPUTING MACHINES, PROCEEDINGS, 1998, :147-156
[10]  
TURNER RH, 2002, P FIELD PROGRAMMABLE