A Novel Cyclic Time-to-Digital Converter Based on Triple-Slope Interpolation and Time Amplification

被引:0
|
作者
Rezvanyvardom, Mahdi [1 ]
Farshidi, Ebrahim [1 ]
机构
[1] Shahid Chamran Univ Ahvaz, Dept Elect Engn, Ahvaz, Iran
关键词
Time-to-digital converter (TDC); cyclic TDC; analog interpolation; pulse multiplier (PM); NM CMOS; LOW-POWER; BIT; PLL;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates a novel cyclic time-to-digital converter (TDC) which employs triple-slope analog interpolation and time amplification techniques for digitizing the time interval between the rising edges of two input signals (Start and Stop). The proposed converter will be a 9-bit cyclic time-to-digital converter that does not use delay lines in its structure. Therefore, it has a low sensitivity to temperature, power supply and process (PVT) variations. The other advantages of the proposed converter are low circuit complexity, and high accuracy compared with the time-to-digital converters that have previously been proposed. This converter also improves the time resolution and the dynamic range. In the same resolution, linear range and dynamic range, the proposed cyclic TDC reduces the number of circuit elements compared with the converters that have a similar circuit structure. Thus, the converter reduces the chip area, the power consumption and the figure of merit (FoM). In this converter, the integral nonlinearity (INL) and differential nonlinearity (DNL) errors are reduced In order to evaluate the idea, the proposed time-to-digital converter is designed in TSMC 95 nm CMOS technology and simulated Comparison of the theoretical and simulation results confirms the benefits of the proposed TDC.
引用
收藏
页码:800 / 807
页数:8
相关论文
共 50 条
  • [1] Design of a Novel Pipeline Time-to-Digital Converter Based on Dual-Slope Interpolation and Time Amplification
    Rezvanyvardom, Mahdi
    Farshidi, Ebrahim
    IETE JOURNAL OF RESEARCH, 2015, 61 (03) : 300 - 307
  • [2] A New Triple-Slope Pipelined Time to Digital Converter by Stretching of Time
    Rezvanyvardom, Mahdi
    Farshidi, Ebrahim
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (09)
  • [3] A Low-Cost and Low-Power Time-to-Digital Converter Using Triple-Slope Time Stretching
    Kim, Manho
    Lee, Hyunjoong
    Woo, Jong-Kwan
    Xing, Nan
    Kim, Min-Oh
    Kim, Suhwan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (03) : 169 - 173
  • [4] A CMOS Time-to-Digital Converter (TDC) Based On a Cyclic Time Domain Successive Approximation Interpolation Method
    Mantyniemi, Antti
    Rahkonen, Timo
    Kostamovaara, Juha
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) : 3067 - 3078
  • [5] A hybrid time-to-digital converter based on residual time extraction and amplification
    Wu, Jin
    Zhang, Wenlong
    Yu, Xiangrong
    Jiang, Qi
    Zheng, Lixia
    Sun, Weifeng
    MICROELECTRONICS JOURNAL, 2017, 63 : 148 - 154
  • [6] TIME-TO-DIGITAL CONVERTER WITH AN ANALOG INTERPOLATION CIRCUIT
    KOSTAMOVAARA, J
    MYLLYLA, R
    REVIEW OF SCIENTIFIC INSTRUMENTS, 1986, 57 (11): : 2880 - 2885
  • [7] TIME-TO-DIGITAL CONVERTER
    POZAR, F
    NUCLEAR INSTRUMENTS & METHODS, 1969, 74 (02): : 315 - &
  • [8] A Novel Charge-Pump Based Time-to-Digital Converter
    Napolitano, P.
    Alimenti, F.
    Carbone, P.
    I2MTC: 2009 IEEE INSTRUMENTATION & MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3, 2009, : 1437 - 1442
  • [9] A novel differential mode time-to-digital converter
    Hwang, CS
    Jiang, MH
    Tsao, HW
    Chen, LC
    ICEMI'99: FOURTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 1999, : 576 - 580
  • [10] Integrated Time-to-Digital Converters Based on Interpolation
    Elvi Räisänen-Ruotsalainen
    Timo Rahkonen
    Juha Kostamovaara
    Analog Integrated Circuits and Signal Processing, 1998, 15 : 49 - 57