High-performance low-power bit-level systolic array signal processor with low-threshold dynamic logic circuits

被引:2
|
作者
Song, WS [1 ]
Vai, NM [1 ]
Nguyen, HT [1 ]
机构
[1] MIT, Lincoln Lab, Cambridge, MA 02139 USA
来源
CONFERENCE RECORD OF THE THIRTY-FIFTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2 | 2001年
关键词
D O I
10.1109/ACSSC.2001.986895
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
MIT Lincoln Laboratory has developed a scalable full-custom cell library for implementing bit-level systolic array signal processors. The cell library achieves high performance and low power consumption by using dynamic logic circuits with low-threshold voltage CMOS devices. The cell library is designed to implement signal processing functions such as finite impulse response (FIR) filter, infinite impulse response (IIR)filter, polyphase filter bank, fast Fourier transform (FFT), inverse fast Fourier transform (IFFT), and matrix operations such as partial product computation and QR decomposition. The full custom cell library is highly optimized for fast clock speed, small area, and low power consumption. The low-threshold-voltage dynamic logic devices allow operation at high clock speeds with significantly reduced power supply voltage. The dynamic logic also greatly reduces the device count. The cell library is designed to scale to smaller fabrication geometry. Design automation is also possible by using customized placement and routing software. A FIR filter test chip has been designed, fabricated, and tested on a 0.25 micron 2.5 volt bulk CMOS process. The clock frequency exceeds 800 MHz running on only 1.3 volt power supply, and power efficiency up to 250 billion operations per second per watt has been demonstrated using power supply voltage down to 0.4 volt.
引用
收藏
页码:144 / 147
页数:4
相关论文
共 50 条
  • [31] Channel profile optimization and device design for low-power high-performance dynamic-threshold MOSFET
    Wann, C
    Assaderaghi, F
    Dennard, R
    Hu, CM
    Shahidi, G
    Taur, Y
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 113 - 116
  • [32] Mixed Full Adder topologies for high-performance low-power arithmetic circuits
    Alioto, M.
    Di Cataldo, G.
    Palumbob, G.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 130 - 139
  • [33] Low-power high-performance non-binary CMOS arithmetic circuits
    Lin, R
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 477 - 486
  • [34] High-Performance Silicon Photonics Platform for Low-Power Photonic Integrated Circuits
    Mogami, Tohru
    Horikawa, Tsuyoshi
    Kinoshita, Keizo
    PROCEEDINGS OF THE 24TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS - MIXDES 2017, 2017, : 17 - 18
  • [35] Carbon nanotube electronics: Design of high-performance and low-power digital circuits
    Raychowdhury, Arijit
    Roy, Kaushik
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (11) : 2391 - 2401
  • [36] Low-power field-programmable VLSI processor using dynamic circuits
    Chong, WS
    Hariyama, M
    Kameyama, M
    VLSI 2004: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS, 2004, : 243 - 248
  • [37] Optimum threshold-voltage tuning for low-power, high-performance microprocessor
    Miyazaki, M
    Ono, G
    Kawahara, T
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 17 - 20
  • [38] LOW-THRESHOLD LOW-POWER CMOS-SOS FOR HIGH-FREQUENCY COUNTER APPLICATIONS
    IPRI, AC
    SARACE, JC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1976, 11 (02) : 329 - 336
  • [39] High-performance low-power dual transition preferentially sized (PTPS) logic
    Jeong, W
    Roy, K
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 480 - 484
  • [40] Design Considerations for Low-Power High-Performance Mobile Logic and Memory Interfaces
    Palmer, Robert
    Poulton, John
    Fuller, Andrew
    Chen, Judy
    Zerbe, Jared
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 205 - +