Reflection Reduction on DDR3 High-Speed Bus by Improved PSO

被引:0
|
作者
Li, Huiyong [1 ]
Jiang, Hongxu [1 ]
Li, Bo [1 ]
Duan, Miyi [1 ]
机构
[1] Beihang Univ, Sch Comp Sci & Engn, Beijing Key Lab Digital Media, Beijing 100191, Peoples R China
来源
SCIENTIFIC WORLD JOURNAL | 2014年
关键词
PARTICLE SWARM OPTIMIZATION; CROSSTALK; SYSTEMS; VIAS;
D O I
10.1155/2014/257972
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
The signal integrity of the circuit, as one of the important design issues in highspeed digital system, is usually seriously affected by the signal reflection due to impedance mismatch in the DDR3 bus. In this paper, a novel optimization method is proposed to optimize impedance mismatch and reduce the signal refection. Specifically, by applying the via parasitic, an equivalent model of DDR3 highspeed signal transmission, which bases on the match between the on-die-termination (ODT) value of DDR3 and the characteristic impedance of the transmission line, is established. Additionally, an improved particle swarm optimization algorithm with adaptive perturbation is presented to solve the impedance mismatch problem (IPSO-IMp) based on the above model. The algorithm dynamically judges particles' state and introduces perturbation strategy for local aggregation, from which the local optimum is avoided and the ability of optimization-searching is activated. IPSO-IMp achieves higher accuracy than the standard algorithm, and the speed increases nearly 33% as well. Finally, the simulation results verify that the solution obviously decreases the signal reflection, with the signal transmission quality increasing by 1.3 dB compared with the existing method.
引用
收藏
页数:11
相关论文
共 50 条
  • [1] High-Speed Transmitter Designs for DDR3 SDRAM Memory Interfaces
    Zheng, Lim Zong
    Mustaffa, Mohd Tafir
    Sin, Ch'ng Siew
    8TH INTERNATIONAL CONFERENCE ON ROBOTIC, VISION, SIGNAL PROCESSING & POWER APPLICATIONS: INNOVATION EXCELLENCE TOWARDS HUMANISTIC TECHNOLOGY, 2014, 291 : 365 - 371
  • [2] Signal Integrity Analysis of DDR3 High-Speed Memory Module
    Chen, Cheng-Kuan
    Guo, Wei-Da
    Yu, Chun-Huang
    Wuo, Ruey-Beei
    IEEE EDAPS: 2008 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2008, : 101 - +
  • [3] Design of High-Speed Real-Time Sensor Image Processing Based on FPGA and DDR3
    Gong, Yongquan
    Yu, Feihong
    PROCEEDINGS OF 2017 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATIONS (ICCC), 2017, : 2105 - 2109
  • [4] An Improved High-speed Lottery Bus Arbiter
    Wu, Rui-Zhen
    Yang, Yin-Tang
    Zhang, Li
    Zhou, Duan
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2014, 36 (08): : 2016 - 2022
  • [5] Simulation and Analysis of DDR3 Bus Based on Fly-By Topology with Cadence
    Wang, Baopo
    Du, Jinsong
    Tian, Xing
    Bi, Xin
    APPLIED MECHANICS, MATERIALS AND MANUFACTURING IV, 2014, 670-671 : 1447 - 1453
  • [6] Marginal PCB Assembly Defect Detection on DDR3/4 Memory Bus
    Odintsov, Sergei
    Jutman, Artur
    Devadze, Sergei
    2017 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2017,
  • [7] Design Of High-speed Decoder For New High-Speed Bus
    Zhang Weigong
    Yang Bo
    Ding Rui
    Hu Yongqin
    INFORMATION TECHNOLOGY FOR MANUFACTURING SYSTEMS, PTS 1 AND 2, 2010, : 958 - 962
  • [8] Power Integrity Chip-Package-PCB Co-Simulation for I/O Interface of DDR3 High-Speed Memory
    Chuang, Hao-Hsiang
    Wu, Shu-Jung
    Hong, Ming-Zhang
    Hsu, Darren
    Huang, Raphael
    Hsiao, Li Chang
    Wu, Tzong-Lin
    IEEE EDAPS: 2008 ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2008, : 31 - +
  • [9] Pipelined bus-invert coding for FPGAs driving high-speed DDR-channels
    Knittel, G.
    PROCEEDINGS OF THE FIFTH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: NEW GENERATIONS, 2008, : 1131 - 1136
  • [10] HIGH-SPEED BUS INTERFACES
    QUINNELL, RA
    EDN, 1993, 38 (20) : 43 - &