Design optimization of metal nanocrystal memory - Part II: Gate-stack engineering

被引:31
作者
Hou, Tuo-Hung [1 ]
Lee, Chungho [1 ]
Narayanan, Venkat [1 ]
Ganguly, Udayan [1 ]
Kan, Edwin Chihchuan [1 ]
机构
[1] Cornell Univ, Sch Elect & Comp Engn, Ithaca, NY 14853 USA
基金
美国国家科学基金会;
关键词
electrostatics; high-kappa dielectrics; modeling; nanocrystal (NC); nonvolatile memories; three-dimensional (3-D);
D O I
10.1109/TED.2006.885678
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Based on the physical model of nanocrystal (NC) memories described in Part I, a systematic investigation of gate-stack engineering is presented, including high-kappa control and tunneling oxides. The high-kappa control oxide enables the effectiveoxide-thickness scaling without compromising the memory performance, owing to the low charging energy and large channel-control factor from the three-dimensional electrostatics. The high-kappa tunneling oxide, on the other hand, improves the retention characteristics utilizing the asymmetric tunneling barrier more effectively away from the direct tunneling regime. Finally with the optimization strategies introduced in both Parts I an II, a metal NC memory design with 1.0-V memory window, 13-mu s programming, 2.5-mu s erasing, and over 10-year retention time has been demonstrated at +/- 4-V operation, which highlights the potent tial of NC memories as the next-generation nonvolatile memory.
引用
收藏
页码:3103 / 3109
页数:7
相关论文
共 21 条
[1]  
Baik SJ, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P545
[2]   Optimization of threshold voltage window under tunneling program/erase in nanocrystal memories [J].
Compagnoni, CM ;
Ielmini, D ;
Spinelli, AS ;
Lacaita, AL .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (11) :2473-2481
[3]  
Duke C. B., 1969, Tunneling in Solids
[4]   NROM: A novel localized trapping, 2-bit nonvolatile memory cell [J].
Eitan, B ;
Pavan, P ;
Bloom, I ;
Aloni, E ;
Frommer, A ;
Finzi, D .
IEEE ELECTRON DEVICE LETTERS, 2000, 21 (11) :543-545
[5]   Effective electron mobility in Si inversion layers in metal-oxide-semiconductor systems with a high-κ insulator:: The role of remote phonon scattering [J].
Fischetti, MV ;
Neumayer, DA ;
Cartier, EA .
JOURNAL OF APPLIED PHYSICS, 2001, 90 (09) :4587-4608
[6]   Design optimization of metal nanocrystal memory - Part I: Nanocrystal array engineering [J].
Hou, Tuo-Hung ;
Lee, Chungho ;
Narayanan, Venkat ;
Ganguly, Udayan ;
Kan, Edwin Chihchuan .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2006, 53 (12) :3095-3102
[7]  
Hou YT, 2005, INT EL DEVICES MEET, P35
[8]  
Hou YT, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P731, DOI 10.1109/IEDM.2002.1175942
[9]  
Inumiya S, 2005, INT EL DEVICES MEET, P27
[10]   Nonvolatile memory with a metal nanocrystal/nitride heterogeneous floating-gate [J].
Lee, C ;
Hou, TH ;
Kan, ECC .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (12) :2697-2702