The Implementation methods of High Speed FIR Filter on FPGA

被引:0
|
作者
Li, Ying [1 ]
Peng, Chungan [1 ]
Yu, Dunshan [1 ]
Zhang, Xing [1 ]
机构
[1] Peking Univ, Key Lab Microelect Devices & Circuits, Inst Microelect, Beijing 100871, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper implements a sixteen-order high-speed Finite Impose Response (FIR) filter with four different popular methods: Conventional multiplications and additions; Full custom Distributed Arithmetic (DA) scheme; Add-and-Shift method with advanced calculation schedule. Each scheme is analyzed in detail including implementing process and advantages and/or drawbacks in order to present a practical reference. All of these implementations are aimed to implement on Xilinx Spartan 3 devices and we also compare our results with an industry result produced by Xilinx CoregenTM also using Distributed Arithmetic. The premium add-and-shift method observes up to 80% reduction in total occupied slices and 63.3% versus the largest conventional parallel multiplication implementation.
引用
收藏
页码:2208 / 2211
页数:4
相关论文
共 50 条
  • [1] Implementation of high-speed up/down conversion FIR filter on FPGA
    Wang, Yong-Gang
    Shuju Caiji Yu Chuli/Journal of Data Acquisition and Processing, 2005, 20 (02): : 166 - 169
  • [2] FPGA implementation of high speed parallel FIR filters
    Zhang, Wei-Liang
    Zhang, Yu
    Yang, Zai-Chu
    Yang, Zhi-Xing
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2009, 31 (08): : 1819 - 1822
  • [3] Area efficient FIR filters for high speed FPGA implementation
    Macpherson, K. N.
    Stewart, R. W.
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2006, 153 (06): : 711 - 720
  • [4] Design of a High-Speed Digital FIR Filter Based on FPGA
    Xu, Guosheng
    MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 4571 - 4577
  • [5] A Low Area FIR Filter For FPGA Implementation
    Damian, Catalin
    Lunca, Eduard
    2011 34TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2011, : 521 - 524
  • [6] Design and FPGA Implementation of High-speed Parallel FIR Filters
    Hou, Baolin
    Yao, Yuancheng
    Qin, Mingwei
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON MECHATRONICS, ROBOTICS AND AUTOMATION (ICMRA 2015), 2015, 15 : 975 - 979
  • [7] FIR filter implementation for high-performance application in a high-end FPGA
    Pijetlovic, Stefan
    Subotic, Milos
    Marinkovic, Vladimir
    Pjevalica, Nebojsa
    2018 26TH TELECOMMUNICATIONS FORUM (TELFOR), 2018, : 333 - 336
  • [8] Implementation of a Frequency FIR Filter as 2D-FIR Filter Based on FPGA
    Fakharian, Ahmad
    Badr, Saeed
    Abdi, Mohsen
    2015 AI & ROBOTICS (IRANOPEN), 2015,
  • [9] High-speed FIR digital filter with CSD coefficients implemented on FPGA
    Yamada, M
    Nishihara, A
    PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001, 2001, : 7 - 8
  • [10] Design and implementation of a high-speed programmable polyphase FIR filter
    Xiong, CH
    Chen, H
    Zhong, SN
    Wang, H
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 783 - 787