A High-Speed Well Logging Telemetry System Based on Low-Power FPGA

被引:1
|
作者
Zhao, Hongwei [1 ]
Song, Kezhu [1 ]
Li, Kehan [1 ]
Wu, Chuan [1 ]
Chen, Zhuo [1 ]
机构
[1] Univ Sci & Technol China, State Key Lab Particle Detect & Elect, Hefei 230026, Peoples R China
基金
中国国家自然科学基金;
关键词
Telemetry; Field programmable gate arrays; Communication cables; Training; OFDM; Channel estimation; Instruments; well logging; armored cable; FPGA; TRANSMISSION; ALGORITHM;
D O I
10.1109/ACCESS.2021.3049799
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a field-programmable gate array (FPGA)-based design, implementation, and measurement of a high-speed telemetry system for well-logging. In the application of geophysics, telemetry is an essential part. With the continuous development of new logging theory and new methods, the telemetry system must accurately upload more and more information in real-time. The methods and techniques used to improve the data transmission system's performance have become a significant problem in developing a well-logging instrument. The proposed design realized the application of orthogonal frequency division multiplexing (OFDM) in the high-speed cable telemetry system. Besides, We have optimized the calculation of some modules such as symbol synchronization, frequency domain equalization, data compression, and sampling clock offset compensation while not losing performance as much as possible so that the modulation and demodulation algorithm can be implemented on a low-power FPGA. With this system, the modulated data transmitted over a 7,000-meter armored cable can be demodulated in real-time. Compared to conventional devices using digital signal processors, this FPGA-based telemetry system shows advantages in power consumption and real-time performance. Test results show that the FPGA power consumption is 169.7mW, and the high-speed cable telemetry system can transmit data stably at 1.4 to 2.3Mbps through a 7,000-meter armored logging cable.
引用
收藏
页码:8178 / 8191
页数:14
相关论文
共 50 条
  • [31] High-Speed FPGA Implementation of SIKE Based on an Ultra-Low-Latency Modular Multiplier
    Tian, Jing
    Wu, Bo
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (09) : 3719 - 3731
  • [32] High-speed color sorting algorithm based on FPGA implementation
    Chen, Paining
    Gao, Mingyu
    Huang, Jiye
    Yang, Yuxiang
    Zeng, Yu
    2018 IEEE 27TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2018, : 235 - 239
  • [33] Transceiver Circuit Design Based on OFDM Technology for Well-logging Cable Telemetry System
    Yan, Jingfu
    Liu, Dejun
    Cheng, Xing
    PROCEEDINGS OF 2017 IEEE 7TH INTERNATIONAL CONFERENCE ON ELECTRONICS INFORMATION AND EMERGENCY COMMUNICATION (ICEIEC), 2017, : 477 - 480
  • [34] Realizing High-Speed PBKDF2 Based on FPGA
    Li, Ning
    Dang, Xiaojun
    Zhang, Yang
    2015 INTERNATIONAL CONFERENCE ON INTELLIGENT TRANSPORTATION, BIG DATA AND SMART CITY (ICITBS), 2016, : 580 - 583
  • [35] Data rate maximization based power allocation for OFDM System in a High-Speed Train Environment
    Sheng, Zhichao
    Tuan, H. D.
    Fang, Yong
    Tam, H. H. M.
    Sun, Yanzan
    2015 IEEE GLOBAL CONFERENCE ON SIGNAL AND INFORMATION PROCESSING (GLOBALSIP), 2015, : 265 - 269
  • [36] A Fine-Grained Clock Buffer Polarity Assignment for High-Speed and Low-Power Digital Systems
    Joo, Deokjin
    Kim, Taewhan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (03) : 423 - 436
  • [37] Addressing Low-Power Electronics in a Digital System and FPGA Design Course
    Winzker, Marco
    2014 IEEE GLOBAL ENGINEERING EDUCATION CONFERENCE (EDUCON), 2014, : 69 - 73
  • [38] An architecture of a high-speed digital hologram generator based on FPGA
    Seo, Young-Ho
    Choi, Hyun-Jun
    Yoo, Ji-Sang
    Kim, Dong-Wook
    JOURNAL OF SYSTEMS ARCHITECTURE, 2010, 56 (01) : 27 - 37
  • [39] Design and implementation of high-speed real-time data acquisition system based on FPGA
    WANG Xu-ying Office of Academic Committee
    The Journal of China Universities of Posts and Telecommunications, 2006, (04) : 61 - 66
  • [40] Dynamic high-speed acquisition system design of transmission error with USB based on LabVIEW and FPGA
    Yong, Zheng
    Yan, Chen
    SIXTH INTERNATIONAL SYMPOSIUM ON PRECISION MECHANICAL MEASUREMENTS, 2013, 8916