A High-Speed Well Logging Telemetry System Based on Low-Power FPGA

被引:1
|
作者
Zhao, Hongwei [1 ]
Song, Kezhu [1 ]
Li, Kehan [1 ]
Wu, Chuan [1 ]
Chen, Zhuo [1 ]
机构
[1] Univ Sci & Technol China, State Key Lab Particle Detect & Elect, Hefei 230026, Peoples R China
基金
中国国家自然科学基金;
关键词
Telemetry; Field programmable gate arrays; Communication cables; Training; OFDM; Channel estimation; Instruments; well logging; armored cable; FPGA; TRANSMISSION; ALGORITHM;
D O I
10.1109/ACCESS.2021.3049799
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a field-programmable gate array (FPGA)-based design, implementation, and measurement of a high-speed telemetry system for well-logging. In the application of geophysics, telemetry is an essential part. With the continuous development of new logging theory and new methods, the telemetry system must accurately upload more and more information in real-time. The methods and techniques used to improve the data transmission system's performance have become a significant problem in developing a well-logging instrument. The proposed design realized the application of orthogonal frequency division multiplexing (OFDM) in the high-speed cable telemetry system. Besides, We have optimized the calculation of some modules such as symbol synchronization, frequency domain equalization, data compression, and sampling clock offset compensation while not losing performance as much as possible so that the modulation and demodulation algorithm can be implemented on a low-power FPGA. With this system, the modulated data transmitted over a 7,000-meter armored cable can be demodulated in real-time. Compared to conventional devices using digital signal processors, this FPGA-based telemetry system shows advantages in power consumption and real-time performance. Test results show that the FPGA power consumption is 169.7mW, and the high-speed cable telemetry system can transmit data stably at 1.4 to 2.3Mbps through a 7,000-meter armored logging cable.
引用
收藏
页码:8178 / 8191
页数:14
相关论文
共 50 条
  • [21] Designing a Fine-Tuning Tool for Machine Learning with High-Speed and Low-Power Processing
    Sato, Tomoaki
    Chivapreecha, Sorawat
    Higuchi, Kohji
    Moungnoul, Phichet
    2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 204 - 207
  • [22] SENTIOF: An FPGA Based High-Performance and Low-Power Wireless Embedded Platform
    Shahzad, Khurram
    Cheng, Peng
    Oelmann, Bengt
    2013 FEDERATED CONFERENCE ON COMPUTER SCIENCE AND INFORMATION SYSTEMS (FEDCSIS), 2013, : 901 - 906
  • [23] High-Speed Data Acquisition System Based on FPGA in Missile-Borne Test System
    Zhou, Mingyu
    Zhou, Xuan
    Zhen, Guangyu
    Peng, Shusheng
    MEASUREMENT TECHNOLOGY AND ENGINEERING RESEARCHES IN INDUSTRY, PTS 1-3, 2013, 333-335 : 452 - +
  • [24] High-speed low-power very-large-scale integration architecture for dual-standard deblocking filter
    Srinivasarao, Batta Kota Naga
    Chakrabarti, Indrajit
    Ahmad, Mohammad Nawaz
    IET CIRCUITS DEVICES & SYSTEMS, 2015, 9 (05) : 377 - 383
  • [25] Power allocation for OFDM System in a High-Speed Train Environment
    Sheng, Zhichao
    Tuan, H. D.
    Fang, Yong
    2015 IEEE 26TH ANNUAL INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR, AND MOBILE RADIO COMMUNICATIONS (PIMRC), 2015, : 650 - 655
  • [26] Research on error-correction algorithm of high-speed QKD system based on FPGA
    Tang, Shi-Biao
    Cheng, Jie
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2019, 17 (02)
  • [27] A FPGA-based Communication Scheme of Classical Channel in High-speed QKD system
    Li, Qiong
    Ma, Siyou
    Mao, Haokun
    Meng, Lin
    2014 TENTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING (IIH-MSP 2014), 2014, : 227 - 230
  • [28] CAM Based High-Speed Compressed Data Communication System Development using FPGA
    Banerjee, Tribeni Prasad
    Konar, Amit
    Abraham, Ajith
    2009 WORLD CONGRESS ON NATURE & BIOLOGICALLY INSPIRED COMPUTING (NABIC 2009), 2009, : 958 - +
  • [29] A Fine-Grained Clock Buffer Polarity Assignment for High-Speed and Low-Power Digital Systems
    Joo, Deokjin
    Kim, Taewhan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (03) : 423 - 436
  • [30] Addressing Low-Power Electronics in a Digital System and FPGA Design Course
    Winzker, Marco
    INTERNATIONAL JOURNAL OF ENGINEERING PEDAGOGY, 2014, 4 (04): : 33 - 38