Design and Evaluation of a Hierarchical On-Chip Interconnect for Next-Generation CMPs

被引:0
|
作者
Das, Reetuparna [1 ]
Eachempati, Soumya [1 ]
Mishra, Asit K. [1 ]
Narayanan, Vijaykrishnan [1 ]
Das, Chita R. [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16801 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Performance and power consumption of an on-chip interconnect that forms the backbone of Chip Multiprocessors (CMPs), are directly influenced by the underlying network topology. Both these parameters can also be optimized by application induced communication locality since applications mapped on a large CMP system will benefit from clustered communication, where data is placed in cache banks closer to the cores accessing it. Thus, in this paper, we design a hierarchical network topology that takes advantage of such communication locality. The two-tier hierarchical topology consists of local networks that are connected via a global network. The local network is a simple, high-bandwidth, low-power shared bus fabric, and the global network is a low-radix mesh. The key insight that enables the hybrid topology is that most communication in CMP applications can be limited to the local network, and thus, using a fast, low-power bus to handle local communication will improve both packet latency and power-efficiency. The proposed hierarchical topology provides up to 63% reduction in energy-delay-product over mesh, 47% over flattened butterfly, and 33% with respect to concentrated mesh across network sizes with uniform and non-uniform synthetic traffic. For real parallel workloads, the hybrid topology provides up to 14% improvement in system performance (IPC) and in terms of energy-delay-product, improvements of 70%, 22%, 30% over the mesh, flattened butterfly, and concentrated mesh, respectively, for a 32-way CMP. Although the hybrid topology scales in a power- and bandwidth-efficient manner with network size, while keeping the average packet latency low in comparison to high radix topologies, it has lower throughput due to high concentration. To improve the throughput of the hybrid topology, we propose a novel router micro-architecture, called XShare, which exploits data value locality and bimodal traffic characteristics of CMP applications to transfer multiple small flits over a single channel. This helps in enhancing the network throughput by 35%, providing a latency reduction of 14% with synthetic traffic, and improving IPC on an average 4% with application workloads.
引用
收藏
页码:175 / 186
页数:12
相关论文
共 50 条
  • [11] Design Optimization for AC Coupled On-chip Global Interconnect
    Liang, Lianfei
    Wang, Qin
    He, Weifeng
    Zeng, Xiaoyang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1521 - 1523
  • [12] Introduction to the Special Issue on Next-Generation On-Chip and Off-Chip Communication Architectures for Edge, Cloud and HPC
    Kim, John
    Krishna, Tushar
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2023, 19 (04)
  • [13] Guided Interconnect - The Next-Generation Flex Circuits for High-Performance System Design
    Kong, Jackson
    Cheah, Bok Eng
    Yong, Khang Choong
    Hall, Stephen
    Gantner, Eric
    Sreerama, Chaitanya
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 256 - 261
  • [14] Testable Design of Repeaterless Low Swing On-Chip Interconnect
    Naveen, K.
    Sharma, Dinesh K.
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 563 - 566
  • [15] Interconnect materials for next-generation solid oxide fuel cells
    Piccardo, Paolo
    Amendola, Roberta
    Fontana, Sebastien
    Chevalier, Sebastien
    Caboches, Gilles
    Gannon, Paul
    JOURNAL OF APPLIED ELECTROCHEMISTRY, 2009, 39 (04) : 545 - 551
  • [16] Carbon Nanomaterials: The Ideal Interconnect Technology for Next-Generation ICs
    Li, Hong
    Xu, Chuan
    Banerjee, Kaustav
    IEEE DESIGN & TEST OF COMPUTERS, 2010, 27 (04): : 20 - 31
  • [17] Interconnect materials for next-generation solid oxide fuel cells
    Paolo Piccardo
    Roberta Amendola
    Sébastien Fontana
    Sébastien Chevalier
    Gilles Caboches
    Paul Gannon
    Journal of Applied Electrochemistry, 2009, 39 : 545 - 551
  • [18] On-chip interconnects for next generation system-on-chips
    Brinkmann, A
    Niemann, JC
    Hehemann, I
    Langen, D
    Porrmann, M
    Rückert, U
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 211 - 215
  • [19] Accurate on-chip interconnect evaluation: A time-domain technique
    Soumyanath, K
    Borkar, S
    Zhou, CY
    Bloechel, BA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) : 623 - 631
  • [20] The home-forwarding mechanism to reduce the cache coherence overhead in next-generation CMPs
    Mencagli, Gabriele
    Vanneschi, Marco
    Lametti, Silvia
    FUTURE GENERATION COMPUTER SYSTEMS-THE INTERNATIONAL JOURNAL OF ESCIENCE, 2018, 82 : 493 - 509