A Novel Type-1 Frequency-Locked Loop for Fast Detection of Frequency and Phase With Improved Stability Margins

被引:68
作者
Kanjiya, Parag [1 ]
Khadkikar, Vinod [1 ]
El Moursi, Mohamed Shawky [1 ]
机构
[1] Masdar Inst Sci & Technol, Abu Dhabi 54224, U Arab Emirates
关键词
Frequency and phase detection; frequency-locked loop (FLL); stability margin; synchronous reference frame phase-locked loop (SRF-PLL); transient response; GRID-CONNECTED CONVERTERS; REFERENCE-FRAME PLL; POWER CONVERTERS; 3-PHASE PLL; SYNCHRONIZATION; TRACKING;
D O I
10.1109/TPEL.2015.2435706
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The synchronous reference frame phase-locked loop (SRF-PLL) is a widely used synchronization technique in power electronics and power systems applications due to its ease of implementation and robust performance. The conventional SRF-PLL is a type-2 control system due to the use of proportional-integral controller as loop filter. With higher bandwidth design, it can achieve fast detection of frequency and phase under ideal grid conditions. However, its bandwidth should be sufficiently lowered to obtain proper disturbance rejection under unbalanced and distorted grid conditions. This results in a slower detection speed. Recently, several advanced PLLs with pre/in-loop filtering stage have been proposed to improve the detection speed. A major challenge with the PLLs is how to further improve their dynamic performance without compromising the disturbance rejection capability and stability. To resolve this issue, in this paper, a novel type-1 frequency-locked loop (FLL) is proposed. The disturbance rejection capability of the proposed FLL is improved using a modified structure low-pass filter with selective harmonics filtering ability. As the proposed FLL is type-1 control system, it achieves better dynamic performance with higher stability margins. The effectiveness of the proposed FLL is confirmed through experimental results and comparison with advanced type-2 PLLs.
引用
收藏
页码:2550 / 2561
页数:12
相关论文
共 27 条
[1]   Control Strategies Based on Symmetrical Components for Grid-Connected Converters Under Voltage Dips [J].
Alepuz, Salvador ;
Busquets-Monge, Sergio ;
Bordonau, Josep ;
Martinez-Velasco, Juan A. ;
Silva, Cesar A. ;
Pontt, Jorge ;
Rodriguez, Jose .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2009, 56 (06) :2162-2173
[2]   FREQUENCY TRACKING IN POWER NETWORKS IN THE PRESENCE OF HARMONICS [J].
BEGOVIC, MM ;
DJURIC, PM ;
DUNLAP, S ;
PHADKE, AG .
IEEE TRANSACTIONS ON POWER DELIVERY, 1993, 8 (02) :480-486
[3]   Kalman filter based synchronisation methods [J].
Cardoso, R. ;
De Camargo, R. F. ;
Pinheiro, H. ;
Gruendling, H. A. .
IET GENERATION TRANSMISSION & DISTRIBUTION, 2008, 2 (04) :542-555
[4]   Variable Sampling Period Filter PLL for Distorted Three-Phase Systems [J].
Carugati, Ignacio ;
Maestri, Sebastian ;
Donato, Patricio G. ;
Carrica, Daniel ;
Benedetti, Mario .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2012, 27 (01) :321-330
[5]   Three-Phase PLLs With Fast Postfault Retracking and Steady-State Rejection of Voltage Unbalance and Harmonics by Means of Lead Compensation [J].
Freijedo, Francisco D. ;
Yepes, Alejandro G. ;
Lopez, Oscar ;
Vidal, Ana ;
Doval-Gandoy, Jesus .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2011, 26 (01) :85-97
[6]   Tuning of Phase-Locked Loops for Power Converters Under Distorted Utility Conditions [J].
Freijedo, Francisco D. ;
Doval-Gandoy, Jesus ;
Lopez, Oscar ;
Acha, Enrique .
IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2009, 45 (06) :2039-2047
[7]   A Quasi-Type-1 Phase-Locked Loop Structure [J].
Golestan, Saeed ;
Freijedo, Francisco D. ;
Vidal, Ana ;
Guerrero, Josep M. ;
Doval-Gandoy, Jesus .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (12) :6264-6270
[8]   An Analysis of the PLLs With Secondary Control Path [J].
Golestan, Saeed ;
Ramezani, Malek ;
Guerrero, Josep M. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2014, 61 (09) :4824-4828
[9]   Performance Improvement of a Prefiltered Synchronous-Reference-Frame PLL by Using a PID-Type Loop Filter [J].
Golestan, Saeed ;
Monfared, Mohammad ;
Freijedo, Francisco D. ;
Guerrero, Josep M. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2014, 61 (07) :3469-3479
[10]   Moving Average Filter Based Phase-Locked Loops: Performance Analysis and Design Guidelines [J].
Golestan, Saeed ;
Ramezani, Malek ;
Guerrero, Josep M. ;
Freijedo, Francisco D. ;
Monfared, Mohammad .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (06) :2750-2763