Top-Gated Silicon Nanowire Transistors in a Single Fabrication Step

被引:41
作者
Colli, Alan [1 ]
Tahraoui, Abbes [2 ]
Fasoli, Andrea [2 ]
Kivioja, Jani M. [1 ]
Milne, William I. [2 ]
Ferrari, Andrea C. [2 ]
机构
[1] Univ Cambridge, Nokia Res Ctr Cambridge UK, Nanosci Ctr, Cambridge CB3 0FF, England
[2] Univ Cambridge, Dept Engn, Cambridge CB3 0FA, England
基金
英国工程与自然科学研究理事会; 欧洲研究理事会;
关键词
silicon nanowires; field-effect transistor; dual-gate; e-beam lithography; dose control; FIELD-EFFECT TRANSISTORS; CORE-SHELL; HETEROSTRUCTURES;
D O I
10.1021/nn900284b
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
Top-gated silicon nanowire transistors are fabricated by preparing all terminals (source, drain, and gate) on top of the nanowire in a single step via dose-modulated e-beam lithography. This outperforms other time-consuming approaches requiring alignment of multiple patterns, where alignment tolerances impose a limit on device scaling. We use as gate dielectric the 10-15 nm SiO2 shell naturally formed during vapor-transport growth of Si nanowires, so the wires can be implemented into devices after synthesis without additional processing. This natural oxide shell has negligible leakage over the operating range. Our single-step patterning is a most practical route for realization of short-channel nanowire transistors and can be applied to a number of nanodevice geometries requiring nonequivalent electrodes.
引用
收藏
页码:1587 / 1593
页数:7
相关论文
共 32 条
[31]   Ge/Si nanowire heterostructures as high-performance field-effect transistors [J].
Xiang, Jie ;
Lu, Wei ;
Hu, Yongjie ;
Wu, Yue ;
Yan, Hao ;
Lieber, Charles M. .
NATURE, 2006, 441 (7092) :489-493
[32]   Parallel core-shell metal-dielectric-semiconductor germanium nanowires for high-current surround-gate field-effect transistors [J].
Zhang, Li ;
Tu, Ryan ;
Dai, Hongjie .
NANO LETTERS, 2006, 6 (12) :2785-2789