A 13.5-ENOB, 107-μW Noise-Shaping SAR ADC With PVT-Robust Closed-Loop Dynamic Amplifier

被引:74
|
作者
Tang, Xiyuan [1 ]
Yang, Xiangxing [1 ]
Zhao, Wenda [1 ]
Hsu, Chen-Kai [1 ]
Liu, Jiaxin [2 ]
Shen, Linxiao [1 ]
Mukherjee, Abhishek [1 ]
Shi, Wei [1 ]
Li, Shaolan [3 ]
Pan, David Z. [1 ]
Sun, Nan [2 ]
机构
[1] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[2] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
[3] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30313 USA
关键词
delta sigma modulator; analog-to-digital converter (ADC); closed-loop; dynamic amplifier; noise shaping (NS); process; voltage; and temperature (PVT)-robust; successive approximation register (SAR); SNDR;
D O I
10.1109/JSSC.2020.3020194
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a second-order noise-shaping (NS) successive approximation register (SAR) analog-to-digital converter (ADC) with a process, voltage, and temperature (PVT)-robust closed-loop dynamic amplifier. The proposed closed-loop dynamic amplifier combines the merits of closed-loop architecture and dynamic operation, realizing robustness, high accuracy, and high energy-efficiency simultaneously. It is embedded in the loop filter of an NS SAR design, enabling the first fully dynamic NS-SAR ADC that realizes sharp noise transfer function (NTF) while not requiring any gain calibration. Fabricated in 40-nm CMOS technology, the prototype ADC achieves an SNDR of 83.8 dB over a bandwidth of 625 kHz while consuming only 107 mu W. It results in an SNDR-based Schreier figure-of-merit (FoM) of 181.5 dB.
引用
收藏
页码:3248 / 3259
页数:12
相关论文
共 26 条
  • [1] A 13.5b-ENOB Second-Order Noise-Shaping SAR with PVT-Robust Closed-Loop Dynamic Amplifier
    Tang, Xiyuan
    Yang, Xiangxing
    Zhao, Wenda
    Hsu, Chen-Kai
    Liu, Jiaxin
    Shen, Linxiao
    Mukherjee, Abhishek
    Shi, Wei
    Pan, David Z.
    Sun, Nan
    2020 IEEE INTERNATIONAL SOLID- STATE CIRCUITS CONFERENCE (ISSCC), 2020, : 162 - +
  • [2] An improved PVT-Robust floating inverter dynamic amplifier for noise-shaping SAR ADCs
    Yousefirad, Mansoure
    Yavari, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2023, 170
  • [3] A First-Order Noise-Shaping SAR ADC with PVT-Insensitive Closed-Loop Dynamic Amplifier and Two CDACs
    Nam, Jaehyeon
    Hwang, Youngha
    Kim, Junhyung
    Kim, Jiwoo
    Park, Sang-Gyu
    ELECTRONICS, 2024, 13 (09)
  • [4] A PVT-Robust Closed-Loop Dynamic Amplifier Using Three-Stage Floating Inverter Amplifier
    Cheng, Chiwen
    Ohhata, Kenichi
    2021 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2021) & 2021 IEEE CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2021), 2021, : 89 - 92
  • [5] A 12b-ENOB 61μW Noise-Shaping SAR ADC with a Passive Integrator
    Guo, Wenjuan
    Sun, Nan
    ESSCIRC CONFERENCE 2016, 2016, : 405 - 408
  • [6] A Comparator-Reused Dynamic-Amplifier for Noise-Shaping SAR ADC
    Luo, Longheng
    Shen, Xingchen
    Diao, Jianguo
    Ye, Fan
    Ren, Junyan
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [7] A second-order CIFF noise-shaping SAR ADC reusing a dynamic amplifier
    Wang, Pengfei
    Zhou, Li
    IEICE ELECTRONICS EXPRESS, 2024,
  • [8] A second-order CIFF noise-shaping SAR ADC reusing a dynamic amplifier
    Wang, Pengfei
    Chen, Ming
    Zhou, Li
    Wang, Kunyu
    IEICE ELECTRONICS EXPRESS, 2024, 21 (13):
  • [9] A 1mW 20MHz Bandwidth 9.51-ENOB Dynamic-Amplifier-Based Noise-Shaping SAR ADC
    Ghaedrahmati, Hanie
    Xue, Jianfeng
    Jin, Jing
    Zhou, Jianjun
    2018 IEEE 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, SYSTEM AND SIMULATION (ICCSS 2018), 2018, : 9 - 12
  • [10] A 65-dB-SNDR Pipelined SAR ADC Using PVT-Robust Capacitively Degenerated Dynamic Amplifier
    Yoon, Hyunchul
    Lee, Changuk
    Kim, Taewoong
    Kwon, Yigi
    Chae, Youngcheol
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (04) : 961 - 971